#### N-SGT Enhancement Mode MOSFET

### **Description**

The NVTFS5C658NLWFTAG use advanced SGT MOSFET technology to provide low RDS(ON), low gate charge, fast switching and excellent avalanche characteristics. This device is specially designed to get better ruggedness and suitable.

#### **General Features**

V<sub>DS</sub> =60V I<sub>D</sub> =100A

 $R_{DS(ON)}$  < 4.8m $\Omega$ @  $V_{GS}$ =10V

# **Applications**

Consumer electronic power supply Motor control
Synchronous-rectification Isolated DC
Synchronous-rectification applications





N-Channel MOSFET

## **Package Marking and Ordering Information**

| Product ID        | Pack      | Brand      | Qty(PCS) |
|-------------------|-----------|------------|----------|
| NVTFS5C658NLWFTAG | DFN3X3-8L | HXY MOSFET | 5000     |

### Absolute Maximum Ratings at T<sub>i</sub>=25°C unless otherwise noted

| Parameter                                          |                       | Symbol         | Value      | Unit |
|----------------------------------------------------|-----------------------|----------------|------------|------|
| Drain source voltage                               |                       | VDS            | 60         | V    |
| Gate source voltage                                |                       | Vgs            | ±20        | V    |
| Continuous drain current                           | T <sub>C</sub> =25°C  | ΙD             | 100        | Α    |
| Continuous drain current                           | T <sub>C</sub> =100°C | ΙD             | 64         | А    |
| Pulsed drain current <sup>1</sup>                  |                       | Ірм            | 385        | А    |
| Power dissipation                                  |                       | P <sub>D</sub> | 73.5       | W    |
| Single pulsed avalanche energy <sup>2</sup>        |                       | EAS            | 80         | mJ   |
| Operation and storage temperature                  |                       | Tstg,Tj        | -55 to 150 | °C   |
| Thermal resistance, junction-case                  |                       | Rejc           | 1.7        | °C/W |
| Thermal resistance, junction-ambient <sup>4)</sup> |                       | Reja           | 51         | °C/W |

# N-SGT Enhancement Mode MOSFET

# Electrical Characteristics (T<sub>J</sub>=25°C, unless otherwise noted)

| Parameter                               |                        | Symbol               | Test Conditions                                                       | Min. | Тур. | Max. | Unit |
|-----------------------------------------|------------------------|----------------------|-----------------------------------------------------------------------|------|------|------|------|
| Drain-Source Breakdown Voltage          |                        | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0V, I <sub>D</sub> = 250μA                          | 60   | -    | -    | V    |
| Gate-body Leakage Current               |                        | I <sub>GSS</sub>     | V <sub>DS</sub> = 0V, V <sub>GS</sub> = ±20V                          | -    | -    | ±100 | nA   |
| Zero Gate Voltage Drain<br>Current      | T <sub>J</sub> =25°C   | IDSS                 | V <sub>DS</sub> = 60V, V <sub>GS</sub> = 0V                           | -    | ı    | 1    | μА   |
|                                         | T <sub>J</sub> =100°C  |                      |                                                                       | -    | -    |      |      |
| Gate-Threshold Voltage                  |                        | V <sub>GS(th)</sub>  | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                  | 1.2  | 1.7  | 2.5  | >    |
| Drain-Source On-Resistance <sup>4</sup> |                        |                      | V <sub>GS</sub> = 10V, I <sub>D</sub> = 21A                           | -    | 4.0  | 4.8  | mΩ   |
|                                         |                        | R <sub>DS(on)</sub>  | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 10A                          | -    | 5.2  | 6.6  |      |
| Forward Transconductance                | <sub>2</sub> 4         | <b>g</b> fs          | V <sub>DS</sub> = 10V, I <sub>D</sub> = 21A                           | -    | 89   | 1    | S    |
| Input Capacitance                       |                        | Ciss                 |                                                                       | -    | 2180 | -    |      |
| Output Capacitance                      |                        | Coss                 | $V_{DS} = 30V$ , $V_{GS} = 0V$ , $f = 1 MHz$                          | -    | 735  | -    | pF   |
| Reverse Transfer Capacitance            |                        | C <sub>rss</sub>     |                                                                       | -    | 42   | -    |      |
| Gate Resistance                         |                        | Rg                   | f = 1MHz                                                              | -    | 1.8  | -    | Ω    |
| Total Gate Charge                       |                        | Qg                   | V <sub>GS</sub> = 10V, V <sub>DS</sub> = 30V,<br>I <sub>D</sub> = 21A | -    | 35   | -    | nC   |
| Gate-Source Charge                      |                        | Q <sub>gs</sub>      |                                                                       | -    | 6.6  | ı    |      |
| Gate-Drain Charge                       |                        | $\mathbf{Q}_{gd}$    |                                                                       | -    | 8.4  | ı    |      |
| Turn-On Delay Time                      |                        | t <sub>d(on)</sub>   |                                                                       | -    | 9.4  | -    |      |
| Rise Time                               |                        | tr                   | $V_{GS} = 10V, V_{DD} = 30V,$ $R_{G} = 3\Omega, I_{D} = 21A$          | -    | 8.4  | -    | ns . |
| Turn-Off Delay Time                     |                        | t <sub>d(off)</sub>  |                                                                       | -    | 32.5 | -    |      |
| Fall Time                               |                        | t <sub>f</sub>       |                                                                       | -    | 12.5 | -    |      |
| Body Diode Reverse Recovery Time        |                        | t <sub>rr</sub>      | I <sub>F</sub> =20A, dl/dt=100A/μs                                    | -    | 50   | -    | ns   |
| Body Diode Reverse Recovery Charge      |                        | Qrr                  |                                                                       | -    | 20   | -    | nC   |
| Diode Forward Voltage <sup>4</sup>      |                        | V <sub>SD</sub>      | I <sub>S</sub> = 21A, V <sub>GS</sub> = 0V                            | -    | -    | 1.2  | ٧    |
| Continuous Source Curren                | t T <sub>C</sub> =25°C | Is                   | -                                                                     | -    | -    | 100  | Α    |

#### Notes:

- 1. Repetitive rating, pulse width limited by junction temperature T<sub>J(MAX)</sub>=150°C
- 2. The EAS data shows Max. rating . The test condition is  $V_{\text{DD}}$ =25V, $V_{\text{GS}}$ =10V,L=0.1mH,  $I_{\text{AS}}$ =40A.
- 3. The data tested by surface mounted on a 1 inch2 FR-4 board with 2OZ copper, The value in any given application depends on the user's specific board design.
- 4. The data tested by pulsed , pulse width ≤ 300us , duty cycle ≤ 2%.
- 5. This value is guaranteed by design hence it is not included in the production test.



# **Typical Characteristics**



Figure 1. Output Characteristics



Figure 3. Forward Characteristics of Reverse



Figure 5.  $R_{DS(ON)}$  vs.  $I_D$ 



Figure 2. Transfer Characteristics



Figure 4.  $R_{DS(ON)}$  vs.  $V_{GS}$ 



Figure 6. Normalized  $R_{DS(on)}$  vs. Temperature



Figure 7. Capacitance Characteristics



Figure 8. Gate Charge Characteristics



Figure 9. Power Dissipation



Figure 10. Safe Operating Area



Figure 11. Normalized Maximum Transient Thermal Impedance

### **Test Circuit**



Figure A. Gate Charge Test Circuit & Waveforms



Figure B. Switching Test Circuit & Waveforms



Figure C. Unclamped Inductive Switching Circuit & Waveforms

N-SGT Enhancement Mode MOSFET

# **DFN3X3-8L Package Information**



| Symbol | Dimensions In Millimeters |                 |                 |  |
|--------|---------------------------|-----------------|-----------------|--|
|        | Min.                      | Nom.            | Max.            |  |
| A      | 0.70                      | 0.75            | 0.80            |  |
| b      | 0.25                      | 0.30            | 0.35            |  |
| С      | 0.10                      | 0.15            | 0.25            |  |
| D      | 3.25                      | 3.35            | 3.45            |  |
| D1     | 3.00                      | 3.10            | 3.20            |  |
| D2     | 1.48                      | 1.58            | 1.68            |  |
| D3     | -                         | 0.13            | -               |  |
| E      | 3.20                      | 3.30            | 3.40            |  |
| E1     | 3.00                      | 3.15            | 3.20            |  |
| E2     | 2.39                      | 2.49            | 2.59            |  |
| е      | 0.65                      | BSC             |                 |  |
| Н      | 0.30                      | 0.39            | 0.50            |  |
| L      | 0.30                      | 0.40            | 0.50            |  |
| L1     | -                         | 0.13            | -               |  |
| M      | *                         | *               | 0.15            |  |
| θ      |                           | 10 <sup>°</sup> | 12 <sup>°</sup> |  |

# NVTFS5C658NLWFTAG

N-SGT Enhancement Mode MOSFET

#### **Attention**

- Any and all HUA XUAN YANG ELECTRONICS products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your HUA XUAN YANG ELECTRONICS representative nearest you before using any HUA XUAN YANG ELECTRONICS products described or contained herein in such applications.
- HUA XUAN YANG ELECTRONICS assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all HUA XUAN YANG ELECTRONICS products described or contained herein.
- Specifications of any and all HUA XUAN YANG ELECTRONICS products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- HUA XUAN YANG ELECTRONICS CO.,LTD. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all HUA XUAN YANG ELECTRONICS products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of HUA XUAN YANG ELECTRONICS CO.,LTD.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.

  HUA XUAN YANG ELECTRONICS believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the HUA XUAN YANG ELECTRONICS product that you intend to use.