



# 1 Mbit (64K x 16) Static RAM

### **Features**

■ Temperature ranges

□ Commercial: 0 °C to 70 °C
□ Industrial: −40 °C to 85 °C
□ Automotive-A: −40 °C to 85 °C
□ Automotive-E: −40 °C to 125 °C

■ High speed

 $\Box$  t<sub>AA</sub> = 10 ns (Commercial)  $\Box$  t<sub>AA</sub> = 15 ns (Automotive)

- Complementary metal oxide semiconductor (CMOS) for optimum speed/power
- Low active power

  □ 825 mW (maximum)
- Automatic power down when deselected
- Independent control of upper and lower bits
- Available in Pb-free and non Pb-free 44-pin TSOP II and 44-pin 400-mil-wide SOJ

### **Functional Description**

The CY7C1021BN/CY7C10211BN<sup>[1]</sup> is a high performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.

Writing to the device is accomplished by taking Chip Enable  $(\overline{CE})$  and Write Enable  $(\overline{WE})$  inputs LOW. If Byte Low Enable  $(\overline{BLE})$  is LOW, then data from the input/output (I/O) pins  $(I/O_1$  through  $I/O_8$ ), is written into the location specified on the address pins  $(A_0$  through  $A_{15}$ ). If Byte High Enable  $(\overline{BHE})$  is LOW, then data from I/O pins  $(I/O_9$  through  $I/O_{16}$ ) is written into the location specified on the address pins  $(A_0$  through  $A_{15}$ ).

Reading from the device is accomplished by taking  $\overline{\text{CE}}$  and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing  $\overline{\text{WE}}$  HIGH. If  $\overline{\text{BLE}}$  is LOW, then data from the memory location specified by the address pins appears on I/O<sub>1</sub> to I/O<sub>8</sub>. If  $\overline{\text{BHE}}$  is LOW, then data from memory appears on I/O<sub>9</sub> to I/O<sub>16</sub>. See the Truth Table on page 9 for a complete description of read and write modes.

The I/O pins (I/O<sub>1</sub> through I/O<sub>16</sub>) are <u>placed</u> in a high impedance state when the device is <u>deselected</u> (CE HIGH), the <u>outputs are</u> disabled (OE HIGH), the BHE and <u>BLE</u> are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, WE LOW).

The CY7C1021BN/CY7C10211BN is available in standard 44-pin TSOP type II and 44-pin 400-mil-wide SOJ packages. Use part number CY7C10211BN when ordering parts with 10 ns  $t_{AA}$  and CY7C1021BN when ordering 12 ns and 15 ns  $t_{AA}$ .



Note

<sup>1.</sup> For best practice recommendations, refer to the Cypress application note, SRAM System Design Guidelines-AN1064.

# CY7C1021BN, CY7C10211BN



### **Contents**

| Features                   | 1 |
|----------------------------|---|
| Functional Description     | 1 |
| Logic Block Diagram        | 1 |
| Contents                   | 2 |
| Selection Guide            | 3 |
| Pin Configuration          |   |
| Pin Definitions            | 3 |
| Maximum Ratings            | 4 |
| Operating Range            | 4 |
| Electrical Characteristics | 4 |
| Capacitance                | 5 |
| Thermal Resistance         |   |

| Switching Characteristics               | b              |
|-----------------------------------------|----------------|
| Switching Waveforms                     | 7              |
| Truth Table                             | 9              |
| Ordering Information                    | 10             |
| Ordering Code Definition                | 10             |
| Package Diagrams                        | 1 <sup>-</sup> |
| Acronyms                                | 12             |
| Document History Page                   | 1              |
| Sales, Solutions, and Legal Information | 13             |
| Worldwide Sales and Design Support      | 13             |
| Products                                | 13             |
| PSoC Solutions                          | 1;             |



### **Selection Guide**

| Descrip                           | tion                              | CY7C10211B-10 | CY7C1021B-12 | CY7C1021B-15 |
|-----------------------------------|-----------------------------------|---------------|--------------|--------------|
| Maximum access time (ns)          |                                   | 10            | 12           | 15           |
| Maximum operating current (mA)    | Commercial/Industrial             | 150           | 140          | 130          |
|                                   | Automotive-A                      | -             | -            | 130          |
|                                   | Automotive-E                      | -             | -            | 130          |
| Maximum CMOS standby current (mA) | Commercial/Industrial             | 10            | 10           | 10           |
|                                   | Commercial/Industrial (L version) | 0.5           | 0.5          | 0.5          |
|                                   | Automotive-A (L version)          | -             | -            | 0.5          |
|                                   | Automotive-E                      | -             | -            | 15           |

# **Pin Configuration**

Figure 1. 44-Pin SOJ/TSOP II (Top View)



### **Pin Definitions**

| Pin Name                            | Pin Number                   | I/O Type      | Description                                                                                                                                                                                           |
|-------------------------------------|------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>15</sub>     | 1-5,18-21, 24-27, 42-44      | Input         | Address inputs used to select one of the address locations.                                                                                                                                           |
| I/O <sub>1</sub> –I/O <sub>16</sub> | 7–10, 13–16, 29–32,<br>35–38 | Input/Output  | Bidirectional data I/O lines. Used as input or output lines depending on operation.                                                                                                                   |
| NC                                  | 22, 23, 28                   | No Connect    | Not connected to the die.                                                                                                                                                                             |
| WE                                  | 17                           | Input/Control | Write enable input, active LOW. When selected LOW, a write is conducted. When deselected HIGH, a read is conducted.                                                                                   |
| CE                                  | 6                            | Input/Control | Chip enable input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                                                             |
| BHE, BLE                            | 40, 39                       | Input/Control | Byte enable select inputs, active LOW. $\overline{\rm BHE}$ controls I/O $_{16}$ –I/O $_{9},$ $\overline{\rm BLE}$ controls I/O $_{8}$ –I/O $_{1}.$                                                   |
| ŌE                                  | 41                           | Input/Control | Output enable, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. |
| V <sub>SS</sub>                     | 12, 34                       | Ground        | Ground for the device. Should be connected to ground of the system.                                                                                                                                   |
| V <sub>CC</sub>                     | 11, 33                       | Power Supply  | Power supply inputs to the device.                                                                                                                                                                    |



## **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to +150 °C Ambient temperature with Supply voltage on  $V_{CC}$  relative to  $\mbox{GND}^{[2]}....-\mbox{0.5 V}$  to +7.0 V

DC input voltage<sup>[2]</sup>.....-0.5 V to V<sub>CC</sub>+0.5 V Current into outputs (LOW) .......20 mA

Static discharge voltage.....>2001 V (per MIL-STD-883, Method 3015) Latch-up current .....>200 mA

### **Operating Range**

| Range        | Ambient Temperature<br>(T <sub>A</sub> ) <sup>[3]</sup> | V <sub>CC</sub> |
|--------------|---------------------------------------------------------|-----------------|
| Commercial   | 0 °C to +70 °C                                          | 5 V ± 10%       |
| Industrial   | -40 °C to +85 °C                                        |                 |
| Automotive-A | –40 °C to +85 °C                                        |                 |
| Automotive-E | –40 °C to +125 °C                                       |                 |

# Electrical Characteristics Over the operating range

| D                | December the co                          | T                                                                                                               | One distance              | -1   | 10  | -12  |     | -15  |     | 1111 |  |
|------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------|------|-----|------|-----|------|-----|------|--|
| Parameter        | Description                              | lest                                                                                                            | Test Conditions           |      |     | Min  | Max | Min  | Max | Unit |  |
| V <sub>OH</sub>  | Output HIGH voltage                      | $V_{CC} = Min, I_{OH} = -$                                                                                      | -4.0 mA                   | 2.4  | -   | 2.4  | -   | 2.4  | -   | V    |  |
| V <sub>OL</sub>  | Output LOW voltage                       | $V_{CC} = Min, I_{OL} = 8$                                                                                      | 3.0 mA                    | -    | 0.4 | -    | 0.4 | -    | 0.4 | V    |  |
| $V_{IH}$         | Input HIGH voltage                       |                                                                                                                 |                           | 2.2  | 6.0 | 2.2  | 6.0 | 2.2  | 6.0 | V    |  |
| $V_{IL}$         | Input LOW voltage <sup>[2]</sup>         |                                                                                                                 |                           | -0.5 | 0.8 | -0.5 | 0.8 | -0.5 | 0.8 | V    |  |
| I <sub>IX</sub>  | Input leakage current                    | $GND \le V_I \le V_{CC}$                                                                                        | Commercial/Industrial     | -1   | +1  | -1   | +1  | -1   | +1  | μΑ   |  |
|                  |                                          |                                                                                                                 | Automotive-A              | -    | -   | -    | -   | -1   | +1  | μΑ   |  |
|                  |                                          |                                                                                                                 | Automotive-E              | -    | -   | -    | -   | -4   | +4  | μΑ   |  |
| I <sub>OZ</sub>  | Output leakage current                   | $\begin{aligned} &GND \leq V_I \leq V_{CC}, \\ &Output\ Disabled \end{aligned}$                                 | Commercial/Industrial     | -1   | +1  | -1   | +1  | -1   | +1  | μΑ   |  |
|                  |                                          |                                                                                                                 | Automotive-A              | -    | -   | -    | -   | -1   | +1  | μΑ   |  |
|                  |                                          |                                                                                                                 | Automotive-E              | -    | -   | -    | -   | -4   | +4  | μΑ   |  |
| I <sub>CC</sub>  | V <sub>CC</sub> operating supply current | $V_{CC} = Max,$ $I_{OUT} = 0 \text{ mA},$ $f = f_{MAX} = 1/t_{RC}$                                              | Commercial/Industrial     | -    | 150 | -    | 140 | -    | 130 | mA   |  |
|                  |                                          |                                                                                                                 | Automotive-A              | -    | -   | -    | -   | -    | 130 |      |  |
|                  |                                          |                                                                                                                 | Automotive-E              | -    | -   | -    | -   | -    | 130 |      |  |
| I <sub>SB1</sub> | Automatic CE power                       | Max V <sub>CC</sub> ,                                                                                           | Commercial/Industrial     | -    | 40  | -    | 40  | -    | 40  | mA   |  |
|                  | down current—TTL inputs                  | $\overline{CE} \ge \overline{V_{IH}}$<br>$V_{IN} \ge V_{IH}$ or                                                 | Automotive-A              | -    | -   | -    | -   | -    | 40  |      |  |
|                  |                                          | $V_{IN} \leq V_{IL}, f = f_{MAX}$                                                                               | Automotive-E              | -    | -   | -    | -   | -    | 50  |      |  |
| I <sub>SB2</sub> | Automatic CE power                       | Max V <sub>CC</sub> ,                                                                                           | Commercial/Industrial     | -    | 10  | -    | 10  | -    | 10  | mA   |  |
|                  | down current—CMOS inputs                 | $\overline{\text{CE}} \ge V_{\text{CC}} - 0.3 \text{ V},$<br>$V_{\text{IN}} \ge V_{\text{CC}} - 0.3 \text{ V},$ | Commercial/Industrial (L) | -    | 0.5 | -    | 0.5 | -    | 0.5 |      |  |
|                  |                                          | or $V_{IN} \le 0.3 \text{ V, f} = 0$                                                                            | Automotive-A (L)          | -    | -   | -    | -   |      | 0.5 |      |  |
|                  |                                          |                                                                                                                 | Automotive-E              | -    | -   | -    | -   | -    | 15  |      |  |

### Notes

<sup>2.</sup>  $V_{IL}$  (min.) = -2.0 V and  $V_{IH}$ (max) =  $V_{CC}$  + 0.5 V for pulse durations of less than 20 ns. 3.  $T_A$  is the "Instant On" case temperature.



# Capacitance

| Parameter <sup>[4]</sup> | Description        | Test Conditions                                | Max | Unit |
|--------------------------|--------------------|------------------------------------------------|-----|------|
| C <sub>IN</sub>          | Input capacitance  | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 8   | pF   |
| C <sub>OUT</sub>         | Output capacitance | $V_{CC} = 5.0 \text{ V}$                       | 8   | pF   |

### **Thermal Resistance**

| Parameter <sup>[4]</sup> | Description                           | Test Conditions                                                           | 44-Pin SOJ | 44-Pin TSOP-II | Unit |
|--------------------------|---------------------------------------|---------------------------------------------------------------------------|------------|----------------|------|
| $\Theta_{JA}$            | (junction to ambient)                 | Test conditions follow standard test methods and procedures for measuring | 64.32      | 76.89          | °C/W |
| $\Theta_{\sf JC}$        | Thermal resistance (junction to case) | thermal impedance, per EIA / JESD51.                                      | 31.03      | 14.28          | °C/W |

Figure 2. AC Test Loads and Waveforms





### Note

<sup>4.</sup> Tested initially and after any design or process changes that may affect these parameters.



# $\textbf{Switching Characteristics}^{[5]} \ \text{Over the operating range}$

| Davamatav                  | Description                              | CY7C10211B-10 |     | CY7C1021B-12 |     | CY7C1021B-15 |     | Unit |
|----------------------------|------------------------------------------|---------------|-----|--------------|-----|--------------|-----|------|
| Parameter                  | Description                              | Min           | Max | Min          | Max | Min          | Max | Unit |
| Read Cycle                 |                                          |               |     |              |     |              |     |      |
| t <sub>RC</sub>            | Read cycle time                          | 10            | -   | 12           | -   | 15           | -   | ns   |
| $t_{AA}$                   | Address to data valid                    | -             | 10  | -            | 12  | -            | 15  | ns   |
| t <sub>OHA</sub>           | Data hold from address change            | 3             | -   | 3            | -   | 3            | -   | ns   |
| t <sub>ACE</sub>           | CE LOW to data valid                     | -             | 10  | -            | 12  | -            | 15  | ns   |
| t <sub>DOE</sub>           | OE LOW to data valid                     | -             | 5   | -            | 6   | -            | 7   | ns   |
| t <sub>LZOE</sub>          | OE LOW to low Z <sup>[5]</sup>           | 0             | -   | 0            | -   | 0            | -   | ns   |
| t <sub>HZOE</sub>          | OE HIGH to high Z <sup>[6, 7]</sup>      | -             | 5   | -            | 6   | -            | 7   | ns   |
| t <sub>LZCE</sub>          | CE LOW to low Z <sup>[6]</sup>           | 3             | -   | 3            | -   | 3            | -   | ns   |
| t <sub>HZCE</sub>          | CE HIGH to high Z <sup>[6, 7]</sup>      | -             | 5   | -            | 6   | -            | 7   | ns   |
| t <sub>PU</sub>            | CE LOW to power up                       | 0             | -   | 0            | -   | 0            | -   | ns   |
| t <sub>PD</sub>            | CE HIGH to power down                    | -             | 10  | -            | 12  | -            | 15  | ns   |
| t <sub>DBE</sub>           | Byte enable to data valid                | -             | 5   | -            | 6   | -            | 7   | ns   |
| t <sub>LZBE</sub>          | Byte enable to low Z <sup>[6]</sup>      | 0             | -   | 0            | -   | 0            | -   | ns   |
| t <sub>HZBE</sub>          | Byte disable to high Z <sup>[6, 7]</sup> | -             | 5   | -            | 6   | -            | 7   | ns   |
| Write Cycle <sup>[8]</sup> |                                          | <b>.</b>      | •   |              | •   | •            | •   | III  |
| t <sub>WC</sub>            | Write cycle time                         | 10            | -   | 12           | -   | 15           | -   | ns   |
| t <sub>SCE</sub>           | CE LOW to write end                      | 8             | -   | 9            | -   | 10           | -   | ns   |
| t <sub>AW</sub>            | Address setup to write end               | 7             | -   | 8            | -   | 10           | -   | ns   |
| t <sub>HA</sub>            | Address hold from write end              | 0             | -   | 0            | -   | 0            | -   | ns   |
| t <sub>SA</sub>            | Address setup to write start             | 0             | -   | 0            | -   | 0            | -   | ns   |
| t <sub>SD</sub>            | Data setup to write end                  | 5             | -   | 6            | -   | 8            | -   | ns   |
| t <sub>HD</sub>            | Data hold from write end                 | 0             | -   | 0            | -   | 0            | -   | ns   |
| t <sub>LZWE</sub>          | WE HIGH to low Z <sup>[6]</sup>          | 3             | -   | 3            | -   | 3            | -   | ns   |
| t <sub>HZWE</sub>          | WE LOW to high Z <sup>[6, 7]</sup>       | -             | 5   | -            | 6   | -            | 7   | ns   |
| t <sub>BW</sub>            | Byte enable to write end                 | 7             | -   | 8            | -   | 9            | -   | ns   |

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pF load capacitance.
 At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub>, t<sub>HZDE</sub> is less than t<sub>LZBE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.
 t<sub>HZOE</sub>, t<sub>HZBE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
 The internal write time of the memory is defined by the overlap of CE LOW, WE LOW, and BHE / BLE LOW. CE, WE, and BHE / BLE must be LOW to initiate a write, and the transition of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write.



# **Switching Waveforms**

Figure 3. Read Cycle No. 1<sup>[9, 10]</sup>





### Notes

<sup>9. &</sup>lt;u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u>, and <u>BHE</u> = V<sub>IL</sub>.

10. <u>WE</u> is HIGH for read cycle.

11. Address valid prior to or coincident with <u>CE</u> transition LOW.





Figure 5. Write Cycle No. 1 ( $\overline{\text{CE}}$  Controlled)[12, 13]

Figure 6. Write Cycle No. 2 (BLE or BHE Controlled)



<sup>12.</sup> Data I/O is high impedance if OE or BHE and/or BLE= V<sub>IH</sub>.

13. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state.





Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW)

# **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>1</sub> -I/O <sub>8</sub> | I/O <sub>9</sub> -I/O <sub>16</sub> | Mode                                                 | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|------------------------------------------------------|----------------------------|
| Н  | Х  | Χ  | Χ   | Х   | High Z                             | High Z                              | Power down                                           | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data out                           | Data out                            | Read - All bits                                      | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data out                           | High Z                              | Read - Lower bits only                               | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data out                            | Read - Upper bits only                               | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write - All bits Active                              |                            |
|    |    |    | L   | Н   | Data In                            | High Z                              | Write - Lower bits only Active                       |                            |
|    |    |    | Н   | L   | High Z                             | Data In                             | Write - Upper bits only                              | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High Z                             | High Z                              | Selected, outputs disabled                           | Active (I <sub>CC</sub> )  |
| L  | Х  | Х  | Н   | Н   | High Z                             | High Z                              | Selected, outputs disabled Active (I <sub>CC</sub> ) |                            |



### **Ordering Information**

Cypress offers other versions of this product type in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> or contact your local sales representative.

Cypress maintains a worldwide network of offices, solution centers, manufacturers' representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed (ns) | Ordering Code      | Package Diagram | Package Type                          | Operating Range |
|------------|--------------------|-----------------|---------------------------------------|-----------------|
| 12         | CY7C1021BN-12ZXC   | 51-85082        | 44-pin TSOP type II (Pb-free)         | Commercial      |
| 15         | CY7C1021BNL-15VXC  | 51-85082        | 44-pin (400-mil) molded SOJ (Pb-free) | Commercial      |
|            | CY7C1021BN-15ZXC   | 51-85087        | 44-pin TSOP type II (Pb-free)         | Commercial      |
|            | CY7C1021BN-15ZXI   | 51-85087        | 44-pin TSOP type II (Pb-free)         | Industrial      |
|            | CY7C1021BNL-15ZXI  | 51-85087        | 44-pin TSOP type II (Pb-free)         | Industrial      |
|            | CY7C1021BNL-15ZSXA | 51-85087        | 44-pin TSOP type II (Pb-free)         | Automotive-A    |
|            | CY7C1021BN-15VXE   | 51-85082        | 44-pin (400-mil) molded SOJ (Pb-free) | Automotive-E    |
|            | CY7C1021BN-15ZSXE  | 51-85087        | 44-pin TSOP type II (Pb-free)         | Automotive-E    |

### **Ordering Code Definition**





### **Package Diagrams**

Figure 8. 44-Pin (400-Mil) Molded SOJ



Figure 9. 44-Pin TSOP II





# **Acronyms**

**Table 1. Acronyms Used in this Document** 

| Acronym | Description                             |
|---------|-----------------------------------------|
| BHE     | Byte high enable                        |
| BLE     | Byte low enable                         |
| CE      | Chip enable                             |
| CMOS    | Complementary metal oxide semiconductor |
| I/O     | Input/output                            |
| OE      | Output enable                           |
| SRAM    | Static random access memory             |
| TSOP    | Thin small outline package              |
| WE      | Write enable                            |



### **Document History Page**

| Rev. | ECN No. | Submission<br>Date | Orig. of Change | Description of Change                                                                                                                                                                                                                                                                                                            |
|------|---------|--------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 423877  | See ECN            | NXR             | New datasheet                                                                                                                                                                                                                                                                                                                    |
| *A   | 505726  | See ECN            | NXR             | Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table. Added Automotive products Updated ordering Information table                                                                                                                                                                                         |
| *B   | 2897061 | 03/22/10           | AJU             | Removed obsolete parts from ordering information table<br>Updated package diagrams                                                                                                                                                                                                                                               |
| *C   | 2947254 | 06/08/10           | RAME            | Corrected 'Byte write select inputs' to 'Byte Enable select inputs' on page 2. Added ohm ( $\Omega$ )symbol inThevenin equivalent circuit on page 4. Included T <sub>HZBE</sub> and T <sub>LZBE</sub> to Switching Characteristics table footnote 2 Included operating range for CY7C1021BNL-15ZXI in ordering information table |

### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturers' representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc

cypress.com/go/plc
Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch

USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless

### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 001-06494 Rev. \*C

Revised June 11, 2010

Page 13 of 13