

SCCS065C - August 1994 - Revised September 2001

#### **Features**

- Ioff supports partial-power-down mode operation
- Edge-rate control circuitry for significantly improved noise characteristics
- Typical output skew < 250 ps
- ESD > 2000V
- TSSOP (19.6-mil pitch) and SSOP (25-mil pitch) packages
- Industrial temperature range of -40°C to +85°C
- $V_{CC} = 5V \pm 10\%$

#### CY74FCT16952T Features:

- · 64 mA sink current, 32 mA source current
- Typical V<sub>OLP</sub> (ground bounce) <1.0V at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C

#### CY74FCT162952T Features:

- · Balanced 24 mA output drivers
- · Reduced system switching noise
- Typical V<sub>OLP</sub> (ground bounce) <0.6V at V<sub>CC</sub> = 5V, T<sub>A</sub>= 25°C

#### CY74FCT162H952T Features:

- · Bus hold retains last active state
- Eliminates the need for external pull-up or pull-down resistors

# 16-Bit Registered Transceivers

#### **Functional Description**

These 16-bit registered transceivers are high-speed, low-power devices. 16-bit operation is achieved by connecting the control lines of the two 8-bit registered transceivers together. For data flow from bus A-to-B, CEAB must be LOW to allow data to be stored when CLKAB transitions from LOW-to-HIGH. The stored data will be present on the output when OEAB is LOW. Control of data from B-to-A is similar and is controlled by using the CEBA, CLKBA, and OEBA inputs.

This device is fully specified for partial-power-down applications using  $I_{\rm off}$ . The  $I_{\rm off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

The CY74FCT16952T is ideally suited for driving high-capacitance loads and low-impedance backplanes.

The CY74FCT162952T has 24-mA balanced output drivers with current-limiting resistors in the outputs. This reduces the need for external terminating resistors and provides for minimal undershoot and reduced ground bounce. The CY74FCT162952T is ideal for driving transmission lines.

The CY74FCT162H952T is a 24-mA balanced output part that has "bus hold" on the data inputs. The device retains the input's last state whenever the input goes to high impedance. This eliminates the need for pull-up/down resistors and prevents floating inputs.





#### **Pin Description**

| Name  | Description                                                     |
|-------|-----------------------------------------------------------------|
| OEAB  | A-to-B Output Enable Input (Active LOW)                         |
| OEBA  | B-to-A Output Enable Input (Active LOW)                         |
| CEAB  | A-to-B Clock Enable Input (Active LOW)                          |
| CEBA  | B-to-A Clock Enable Input (Active LOW)                          |
| CLKAB | A-to-B Clock Input                                              |
| CLKBA | B-to-A Clock Input                                              |
| А     | A-to-B Data Inputs or B-to-A Three-State Outputs <sup>[1]</sup> |
| В     | B-to-A Data Inputs or A-to-B Three-State Outputs <sup>[1]</sup> |

### Function Table<sup>[2, 3]</sup>

For A-to-B (Symmetric with B-to-A)

|      | Inputs           |   |   |                  |  |  |  |
|------|------------------|---|---|------------------|--|--|--|
| CEAB | EAB CLKAB OEAB A |   |   |                  |  |  |  |
| Н    | Х                | L | Х | B <sup>[4]</sup> |  |  |  |
| Х    | L                | L | Х | B <sup>[4]</sup> |  |  |  |
| L    | 7                | L | L | L                |  |  |  |
| L    |                  | L | Н | Н                |  |  |  |
| X    | Х                | Н | Х | Z                |  |  |  |

### Maximum Ratings<sup>[5, 6]</sup>

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-55°C to +125°C Ambient Temperature with Power Applied......-55°C to +125°C DC Input Voltage ...... -0.5V to +7.0V DC Output Voltage...... -0.5V to +7.0V DC Output Current (Maximum Sink Current/Pin) .....-60 to +120 mA Static Discharge Voltage.....>2001V (per MIL-STD-883, Method 3015)

### **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>CC</sub> |
|------------|------------------------|-----------------|
| Industrial | -40°C to +85°C         | 5V ± 10%        |

#### Notes:

On the CY74FCT162H952T these pins have bus hold.

A-to-B data flow is shown: B-to-A data flow is similar but uses, \(\overline{CEBA}\), CLKBA, and \(\overline{OEBA}\).

L = LOW Voltage Level.

X = Don't Care.

✓ = LOW-to-HIGH Transition.

Z = HIGH Impedance.

Level of B before the indicated steady-state input conditions were established.

Operation beyond the limits set forth may impair the useful life of the device. Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either V<sub>CC</sub> or ground.



### **Electrical Characteristics** Over the Operating Range

| Parameter         | Description                                             |                               | Test (                              | Conditions                           | Min. | <b>Typ</b> . <sup>[7]</sup> | Max. | Unit |
|-------------------|---------------------------------------------------------|-------------------------------|-------------------------------------|--------------------------------------|------|-----------------------------|------|------|
| V <sub>IH</sub>   | Input HIGH Voltage                                      |                               |                                     |                                      | 2.0  |                             |      | V    |
| V <sub>IL</sub>   | Input LOW Voltage                                       |                               |                                     |                                      |      |                             | 0.8  | V    |
| V <sub>H</sub>    | Input Hysteresis <sup>[8]</sup>                         |                               |                                     |                                      |      | 100                         |      | mV   |
| V <sub>IK</sub>   | Input Clamp Diode Voltage                               |                               | V <sub>CC</sub> =Min.,              | I <sub>IN</sub> = –18 mA             |      | -0.7                        | -1.2 | V    |
| I <sub>IH</sub>   | Input HIGH Current                                      | Standard                      | V <sub>CC</sub> =Max.,              | V <sub>I</sub> =V <sub>CC</sub>      |      |                             | ±1   | μΑ   |
|                   |                                                         | Bus Hold                      |                                     |                                      |      |                             | ±100 |      |
| I <sub>IL</sub>   | Input LOW Current                                       | Standard                      | V <sub>CC</sub> =Max.,              | V <sub>I</sub> =GND                  |      |                             | ±1   | μΑ   |
|                   |                                                         | Bus Hold                      |                                     |                                      |      |                             | ±100 | μΑ   |
| I <sub>BBH</sub>  | Bus Hold Sustain Current on Bu                          | is Hold Input <sup>[9]</sup>  | V <sub>CC</sub> =Min.               | V <sub>I</sub> =2.0V                 | -50  |                             |      | μΑ   |
| I <sub>BBL</sub>  |                                                         |                               |                                     | V <sub>I</sub> =0.8V                 | +50  |                             |      | μΑ   |
| I <sub>BHHO</sub> | Bus Hold Overdrive Current on E                         | Bus Hold Input <sup>[9]</sup> | V <sub>CC</sub> =Max.,              | V <sub>I</sub> =1.5V                 |      |                             | TBD  | mA   |
| I <sub>OZH</sub>  | High Impedance Output Curren Output pins)               | t (Three-State                | V <sub>CC</sub> =Max.,              | V <sub>OUT</sub> =2.7V               |      |                             | ±1   | μΑ   |
| I <sub>OZL</sub>  | High Impedance Output Current (Three-State Output pins) |                               | V <sub>CC</sub> =Max.,              | V <sub>OUT</sub> =0.5V               |      |                             | ±1   | μΑ   |
| Ios               | Short Circuit Current <sup>[10]</sup>                   |                               | V <sub>CC</sub> =Max.,              | V <sub>OUT</sub> =GND                | -80  | -140                        | -200 | mA   |
| Io                | Output Drive Current <sup>[10]</sup>                    |                               | V <sub>CC</sub> =Max.,              | V <sub>OUT</sub> =2.5V               | -50  |                             | -180 | mA   |
| I <sub>OFF</sub>  | Power-Off Disable                                       |                               | V <sub>CC</sub> =0V, V <sub>C</sub> | <sub>OUT</sub> ≤4.5V <sup>[11]</sup> |      |                             | ±1   | μΑ   |

### **Output Drive Characteristics for CY74FCT16952T**

| Parameter       | Description         | Test Conditions                                 | Min. | <b>Typ.</b> <sup>[7]</sup> | Max. | Unit |
|-----------------|---------------------|-------------------------------------------------|------|----------------------------|------|------|
| V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> = -3 mA  | 2.5  | 3.5                        |      | V    |
|                 |                     | V <sub>CC</sub> =Min., I <sub>OH</sub> = -15 mA | 2.4  | 3.5                        |      | V    |
|                 |                     | V <sub>CC</sub> =Min., I <sub>OH</sub> = -32 mA | 2.0  | 3.0                        |      | V    |
| V <sub>OL</sub> | Output LOW Voltage  | V <sub>CC</sub> =Min., I <sub>OL</sub> =64 mA   |      | 0.2                        | 0.55 | V    |

### Output Drive Characteristics for CY74FCT162952T, CY74FCT162H952T

| Parameter        | Description                         | Test Conditions                                                                                   |     | <b>Typ.</b> <sup>[7]</sup> | Max. | Unit |
|------------------|-------------------------------------|---------------------------------------------------------------------------------------------------|-----|----------------------------|------|------|
| I <sub>ODL</sub> | Output LOW Current <sup>[10]</sup>  | V <sub>CC</sub> =5V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | 60  | 115                        | 150  | mA   |
| I <sub>ODH</sub> | Output HIGH Current <sup>[10]</sup> | V <sub>CC</sub> =5V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | -60 | -115                       | -150 | mA   |
| V <sub>OH</sub>  | Output HIGH Voltage                 | V <sub>CC</sub> =Min., I <sub>OH</sub> = -24 mA                                                   | 2.4 | 3.3                        |      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                  | V <sub>CC</sub> =Min., I <sub>OL</sub> =24 mA                                                     |     | 0.3                        | 0.55 | V    |

# **Capacitance**<sup>[8]</sup> ( $T_A = +25^{\circ}C$ , f = 1.0 MHz)

| Parameter        | Description        | Test Conditions       | Typ. <sup>[7]</sup> | Max. | Unit |
|------------------|--------------------|-----------------------|---------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>IN</sub> = 0V  | 4.5                 | 6.0  | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 5.5                 | 8.0  | pF   |

- Typical values are at  $V_{CC}$ = 5.0V,  $T_A$ = +25°C ambient.

- rypical values are at v<sub>CC</sub>= 5.0V, I<sub>A</sub>= +25 C ambient.
   This parameter is specified but not tested.
   Pins with bus hold are described in the Pin Description.
   Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.
   Tested at +25°C.



### **Power Supply Characteristics**

| Parameter        | Description                                      | Test Conditions                                                                                 | [12]                                                            | Typ. <sup>[7]</sup> | Max.                 | Unit   |
|------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------|----------------------|--------|
| Icc              | Quiescent Power Supply Current                   | V <sub>CC</sub> =Max.                                                                           | V <sub>IN</sub> ≤0.2V<br>V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V | 5                   | 500                  | μА     |
| $\Delta I_{CC}$  | Quiescent Power Supply Current (TTL inputs HIGH) | V <sub>CC</sub> =Max.                                                                           | V <sub>IN</sub> =3.4V <sup>[13]</sup>                           | 0.5                 | 1.5                  | mA     |
| I <sub>CCD</sub> | Dynamic Power Supply<br>Current <sup>[14]</sup>  | V <sub>CC</sub> =Max., One Input Toggling,<br>50% Duty Cycle, Outputs Open,<br>OEAB or OEBA=GND |                                                                 | 75                  | 120                  | μΑ/MHz |
| I <sub>C</sub>   | Total Power Supply Current <sup>[15]</sup>       | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                         | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND     | 0.8                 | 1.7                  | mA     |
|                  |                                                  |                                                                                                 | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND                | 1.3                 | 3.2                  |        |
|                  | $f_1=2.5 \text{ MHz},$                           |                                                                                                 | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND     | 3.8                 | 6.5 <sup>[16]</sup>  |        |
|                  |                                                  | OEAB = CEAB = GND OEBA = V <sub>CC</sub> 50% Duty Cycle, Outputs Open, Sixteen Bit Toggling     | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND                | 8.3                 | 20.0 <sup>[16]</sup> |        |

- 12. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.

  13. Per TTL driven input (V<sub>IN</sub>=3.4V); all other inputs at V<sub>CC</sub> or GND.

  14. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.

  15. I<sub>C</sub> = I<sub>QUIESCENT</sub> + I<sub>INPUTS</sub> + I<sub>DYNAMIC</sub>
  I<sub>C</sub> = I<sub>CC</sub>+ΔI<sub>CC</sub>D<sub>H</sub>N<sub>T</sub>+I<sub>CCD</sub>(f<sub>0</sub>/2 + f<sub>1</sub>N<sub>1</sub>)
  I<sub>CC</sub> = Quiescent Current with CMOS input levels

  Alone = Power Supply Current for a TTL HIGH input (V<sub>CC</sub>=3.4V)

- - $A_{ICC}$  = Power Supply Current for a TTL HIGH input (V<sub>IN</sub>=3.4V)  $D_{H}$  = Duty Cycle for TTL inputs HIGH  $N_{T}$  = Number of TTL inputs at  $D_{H}$

  - I<sub>CCD</sub> = Dynamic Current caused by an input transition pair (HLH or LHL)
  - = Clock frequency for registered devices, otherwise zero
  - = Input signal frequency
  - = Number of inputs changing at f<sub>1</sub>
- All currents are in milliamps and all frequencies are in megahertz.

  Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested.



### **Switching Characteristics** Over the Operating Range<sup>[17]</sup>

|                                      |                                                        | CY74FCT16952AT<br>CY74FCT162952AT<br>CY74FCT162H952AT |      | CY74FCT162952BT |      |      |                          |
|--------------------------------------|--------------------------------------------------------|-------------------------------------------------------|------|-----------------|------|------|--------------------------|
| Parameter                            | Description                                            | Min.                                                  | Max. | Min.            | Max. | Unit | Fig. No. <sup>[18]</sup> |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>CLKAB, CLKBA to B, A              | 2.0                                                   | 10.0 | 2.0             | 7.5  | ns   | 1, 5                     |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time<br>OEBA, OEAB to A, B               | 1.5                                                   | 10.5 | 1.5             | 8.0  | ns   | 1, 7, 8                  |
| t <sub>PHZ</sub>                     | Output Disable Time<br>OEBA, OEAB to A, B              | 1.5                                                   | 10.0 | 1.5             | 7.5  | ns   | 1, 7, 8                  |
| t <sub>SU</sub>                      | Set-Up Time, HIGH or LOW<br>A, B to CLKAB, CLKBA       | 2.5                                                   | _    | 2.5             | _    | ns   | 4                        |
| t <sub>H</sub>                       | Hold Time, HIGH or LOW<br>A, B to CLKAB, CLKBA         | 2.0                                                   | _    | 1.5             | _    | ns   | 4                        |
| t <sub>SU</sub>                      | Set-Up Time, HIGH or LOW CEAB, CEBA to CLKAB, CLKBA    | 3.0                                                   | _    | 3.0             | _    | ns   | 4                        |
| t <sub>H</sub>                       | Hold Time, HIGH or LOW CEAB, CEBA to CLKAB, CLKBA      | 2.0                                                   | _    | 2.0             | _    | ns   | 4                        |
| t <sub>W</sub>                       | Pulse Width HIGH or LOW CLKAB or CLKBA <sup>[19]</sup> | 3.0                                                   | _    | 3.0             | _    | ns   | 5                        |
| t <sub>SK(O)</sub>                   | Output Skew <sup>[20]</sup>                            |                                                       | 0.5  | _               | 0.5  | ns   | _                        |

|                                      |                                                        |      | T16952CT<br>62H952CT |      |                          |
|--------------------------------------|--------------------------------------------------------|------|----------------------|------|--------------------------|
| Parameter                            | Description                                            | Min. | Max.                 | Unit | Fig. No. <sup>[18]</sup> |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>CLKAB, CLKBA to B, A              | 2.0  | 6.3                  | ns   | 1, 5                     |
| t <sub>PZH</sub>                     | Output Enable Time OEBA, OEAB to A, B                  | 1.5  | 7.0                  | ns   | 1, 7, 8                  |
| t <sub>PHZ</sub>                     | Output Disable Time OEBA, OEAB to A, B                 | 1.5  | 6.5                  | ns   | 1, 7, 8                  |
| t <sub>SU</sub>                      | Set-Up Time, HIGH or LOW<br>A, B to CLKAB, CLKBA       | 2.5  | _                    | ns   | 4                        |
| t <sub>H</sub>                       | Hold Time, HIGH or LOW<br>A, B to CLKAB, CLKBA         | 1.5  | _                    | ns   | 4                        |
| t <sub>SU</sub>                      | Set-Up Time, HIGH or LOW CEAB, CEBA to CLKAB, CLKBA    | 3.0  | _                    | ns   | 4                        |
| t <sub>H</sub>                       | Hold Time, HIGH or LOW CEAB, CEBA to CLKAB, CLKBA      | 2.0  | _                    | ns   | 4                        |
| t <sub>W</sub>                       | Pulse Width HIGH or LOW CLKAB or CLKBA <sup>[19]</sup> | 3.0  | _                    | ns   | 5                        |
| t <sub>SK(O)</sub>                   | Output Skew <sup>[20]</sup>                            | _    | 0.5                  | ns   | _                        |

- Minimum limits are specified but not tested on Propagation Delays.
   See "Parameter Measurement Information" in the General Information section.
   This parameter is specified but not tested.
   Skew between any two outputs of the same package switching in the same direction. This parameter is ensured by design.



### **Ordering Information CY74FCT16952**

| Speed (ns) | Ordering Code          | Package<br>Name | Package Type            | Operating<br>Range |
|------------|------------------------|-----------------|-------------------------|--------------------|
| 6.3        | CY74FCT16952CTPACT     | Z56             | 56-Lead (240-Mil) TSSOP | Industrial         |
| 10.0       | CY74FCT16952ATPVC/PVCT | O56             | 56-Lead (300-Mil) SSOP  | Industrial         |

## Ordering Information CY74FCT162952

| Speed<br>(ns) | Ordering Code      | Package<br>Name | Package Type            | Operating<br>Range |
|---------------|--------------------|-----------------|-------------------------|--------------------|
| 7.5           | CY74FCT162952BTPVC | O56             | 56-Lead (300-Mil) SSOP  | Industrial         |
|               | 74FCT162952BTPVCT  | O56             | 56-Lead (300-Mil) SSOP  |                    |
| 10.0          | 74FCT162952ATPACT  | Z56             | 56-Lead (240-Mil) TSSOP | Industrial         |

### Ordering Information CY74FCT162H952

| Speed<br>(ns) | Ordering Code          | 0 31 |                         |            |  |  |
|---------------|------------------------|------|-------------------------|------------|--|--|
| 6.3           | 74FCT162H952CTPVC/PVCT | O56  | 56-Lead (300-Mil) SSOP  | Industrial |  |  |
| 10.0          | 74FCT162H952ATPACT     | Z56  | 56-Lead (240-Mil) TSSOP | Industrial |  |  |



### **Package Diagrams**

### 56-Lead Shrunk Small Outline Package O56



DIMENSIONS IN INCHES MIN. MAX.





### 56-Lead Thin Shrunk Small Outline Package Z56





#### PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2009

#### PACKAGING INFORMATION

| Orderable Device   | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> I | Lead/Ball Finisl | h MSL Peak Temp <sup>(3)</sup> |
|--------------------|------------|-----------------|--------------------|------|---------------|-----------------------------|------------------|--------------------------------|
| 74FCT162952BTPVCG4 | ACTIVE     | SSOP            | DL                 | 56   | 20            | Green (RoHS & no Sb/Br)     | CU NIPDAU        | Level-1-260C-UNLIM             |
| 74FCT162952ETPACT  | OBSOLETE   | TSSOP           | DGG                | 56   |               | TBD                         | Call TI          | Call TI                        |
| 74FCT162952ETPVCT  | OBSOLETE   | SSOP            | DL                 | 56   |               | TBD                         | Call TI          | Call TI                        |
| 74FCT162H952ETPAC  | OBSOLETE   | TSSOP           | DGG                | 56   |               | TBD                         | Call TI          | Call TI                        |
| 74FCT162H952ETPACT | OBSOLETE   | TSSOP           | DGG                | 56   |               | TBD                         | Call TI          | Call TI                        |
| 74FCT16952ATPVCG4  | ACTIVE     | SSOP            | DL                 | 56   | 20            | Green (RoHS & no Sb/Br)     | CU NIPDAU        | Level-1-260C-UNLIM             |
| 74FCT16952CTPACTE4 | ACTIVE     | TSSOP           | DGG                | 56   | 2000          | Green (RoHS & no Sb/Br)     | CU NIPDAU        | Level-1-260C-UNLIM             |
| 74FCT16952CTPACTG4 | ACTIVE     | TSSOP           | DGG                | 56   | 2000          | Green (RoHS & no Sb/Br)     | CU NIPDAU        | Level-1-260C-UNLIM             |
| CY74FCT162952BTPVC | ACTIVE     | SSOP            | DL                 | 56   | 20            | Green (RoHS & no Sb/Br)     | CU NIPDAU        | Level-1-260C-UNLIM             |
| CY74FCT162952ETPAC | OBSOLETE   | TSSOP           | DGG                | 56   |               | TBD                         | Call TI          | Call TI                        |
| CY74FCT162952ETPVC | OBSOLETE   | SSOP            | DL                 | 56   |               | TBD                         | Call TI          | Call TI                        |
| CY74FCT16952ATPVC  | ACTIVE     | SSOP            | DL                 | 56   | 20            | Green (RoHS & no Sb/Br)     | CU NIPDAU        | Level-1-260C-UNLIM             |
| CY74FCT16952CTPACT | ACTIVE     | TSSOP           | DGG                | 56   | 2000          | Green (RoHS & no Sb/Br)     | CU NIPDAU        | Level-1-260C-UNLIM             |
| CY74FCT16952ETPVC  | OBSOLETE   | SSOP            | DL                 | 56   |               | TBD                         | Call TI          | Call TI                        |
| CY74FCT16952ETPVCT | OBSOLETE   | SSOP            | DL                 | 56   |               | TBD                         | Call TI          | Call TI                        |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2009 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 29-Jul-2009

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CY74FCT16952CTPACT | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Jul-2009



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CY74FCT16952CTPACT | TSSOP        | DGG             | 56   | 2000 | 346.0       | 346.0      | 41.0        |

### DL (R-PDSO-G\*\*)

#### **48 PINS SHOWN**

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MO-118

### DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153





15-Apr-2017

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| 74FCT16952ATPVCG4  | ACTIVE | SSOP         | DL                 | 56   | 20             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | FCT16952A            | Samples |
| CY74FCT162952BTPVC | ACTIVE | SSOP         | DL                 | 56   | 20             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | FCT162952B           | Samples |
| CY74FCT16952ATPVC  | ACTIVE | SSOP         | DL                 | 56   | 20             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | FCT16952A            | Samples |
| CY74FCT16952CTPACT | ACTIVE | TSSOP        | DGG                | 56   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | FCT16952C            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



### PACKAGE OPTION ADDENDUM

15-Apr-2017

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CY74FCT16952CTPACT | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |

www.ti.com 26-Jan-2013



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CY74FCT16952CTPACT | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |

# DL (R-PDSO-G56)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.