**TPS53355** ZHCS181F - AUGUST 2011 - REVISED JUNE 2019 # 具有 Eco-mode 的 TPS53355 1.5V 至 15V 输入(4.5V 至 25V 偏置)、 30A 同步降压 SWIFT™ 转换器™ ## 1 特性 - 最高效率达 96% - 转换输入电压范围: 1.5V 至 15V - VDD 输入电压范围: 4.5V 至 25V - 输出电压范围: 0.6V 至 5.5V - 5V LDO 输出 - 支持单轨输入 - 具有 30A 连续输出电流的集成功率 MOSFET - 自动跳跃 Eco-mode™可实现轻负载效率 - 关断电流 < 10μA</li> - 具有快速瞬态响应的 D-CAP™ 模式 - 具有外部电阻器的可选开关频率,范围从 250kHz 至 1MHz - 可选自动跳跃或仅 PWM 工作模式 - 内置 1% 0.6V 基准电压 - 0.7ms、1.4ms、2.8ms 和 5.6ms 可选内部电压伺服器软启动 - 集成升压开关 - 预充电启动能力 - 具有热补偿的可调过流限制 - 过压、欠压、UVLO 和过热保护 - 支持全陶瓷输出电容器 - 漏极开路电源正常指示 - 包含 NexFET™电源块技术 - 带 PowerPAD 的 22 引脚 QFN 封装™ - 如需 SWIFT ™电源产品文档,请访问 http://www.ti.com/swift - 可选"绿色环保"(符合 RoHS 标准) 使用 TPS53355 并借助 WEBENCH<sup>®</sup> 电源设计器 创建定制设计 ## 2 应用 - 服务器和存储 - 工作站和台式机 - 电信基础设施 ## 3 说明 TPS53355 是一款集成有金属氧化物半导体场效应晶体管 (MOSFET) 的 D-CAP™模式、30A 同步开关。它的设计目标是简单易用、减少外部组件,以及适用于空间受限的电源系统。 该器件 具有 5mΩ/2mΩ 集成 MOSFET、1% 的精度、0.6V 的基准电压,以及集成升压开关。富有竞争力的特性 包括: 1.5V 至 15V 宽转换输入电压范围、所用外部组件极少、针对超快瞬变的 D-CAP™ 模式控制、自动跳跃模式运行、内部软启动控制、可选频率并且无需补偿。 转换输入电压范围为 1.5V 至 15V, 电源电压范围为 4.5V 至 25V, 输出电压范围为 0.6V 至 5.5V。 该器件采用 22 引脚 6mm × 5mm QFN 封装。 #### 器件信息(1) | | HH 11 1H 761 | | |----------|----------------|-----------------| | 器件型号 | 封装 | 封装尺寸 (标称值) | | TPS53355 | LSON-CLIP (22) | 6.00mm × 5.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 ## 典型应用 | $\rightarrow$ | $\rightarrow$ | |---------------|---------------| | ы | | | — | ` N | | | | | 1 | 特性 1 | 7.4 Device Functional Modes | 19 | |---|--------------------------------------|----------------------------------|----| | 2 | 应用 1 | 8 Application and Implementation | 21 | | 3 | | 8.1 Application Information | | | 4 | 修订历史记录 | 8.2 Typical Applications | 22 | | 5 | Pin Configuration and Functions 4 | 9 Power Supply Recommendations | | | 6 | Specifications5 | 10 Layout | 30 | | · | 6.1 Absolute Maximum Ratings 5 | 10.1 Layout Guidelines | 30 | | | 6.2 ESD Ratings | 10.2 Layout Example | 31 | | | 6.3 Recommended Operating Conditions | 11 器件和文档支持 | 32 | | | 6.4 Thermal Infomation | 11.1 器件支持 | 32 | | | 6.5 Electrical Characteristics | 11.2 接收文档更新通知 | 32 | | | 6.6 Typical Characteristics 8 | 11.3 社区资源 | 32 | | 7 | Detailed Description 14 | 11.4 商标 | | | | 7.1 Overview | 11.5 静电放电警告 | 32 | | | 7.2 Functional Block Diagram 15 | 11.6 Glossary | | | | 7.3 Feature Description 16 | <b>12</b> 机械、封装和可订购信息 | 32 | | | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Changes from Revision E (March 2019) to Revision F | Page | |-----------------------------------------------------------------------------------------------|------| | <ul> <li>从"说明"中删除了 -40℃ 至 +85℃ 的 温度范围</li></ul> | 1 | | • Removed -40°C to +85°C temperature range from Absolute Maximum Ratings | 5 | | Changes from Revision D (November 2016) to Revision E | Page | | 己添加 WEBENCH 链接 | 1 | | Deleted "Operating free-air temperature, T <sub>A</sub> " row | 5 | | Changes from Revision C (February 2016) to Revision D | Page | | • 添加了特性:可选"绿色环保"(符合 RoHS 标准) | 1 | | Added the VQP package to the <i>Thermal Infomation</i> | 5 | | • From: a SC5026-1R0 inductor is used. To: a 744355182 inductor is used | 8 | | Changed Figure 32 and Figure 33 | 12 | | 5-V LDO and VREG Start-Up, Changed the NOTE From: "The 5-V LDO is not co-controlled" | | | • Changed 250 μs To ~550 μs in Figure 34 | | | Changes from Revision B (January 2014) to Revision C | Page | | <ul> <li>将数据表标题从"具有 Eco-mode™ 的 TPS53355 高效 30A 同步降压转换器"更改为高效 30A 同步降压 SWIFT™ 转换器"</li> </ul> | | | • 添加了特性: "如需 SWIFT™ 电源产品文档," | 1 | | | _ | | Changes from Revision A (September 2012) to Revision B | Page | | Cr | nanges from Original (August 2011) to Revision A | Page | |----|------------------------------------------------------------------------------------------------------------------|-------| | • | 已更改 将转换输入电压范围从"3V"改为"1.5V" | 1 | | • | Changed VIN input voltage range minimum from "3 V" to "1.5 V" | 4 | | • | Changed typographical error in THERMAL INFORMATION table | 5 | | • | Changed VIN (main supply) input voltage range minimum from "3 V' to "1.5 V" in Recommended Operating Condition | ons 5 | | • | Changed VIN pin power conversion input minimum voltage from "3 V" to "1.5 V" in ELECTRICAL CHARACTERISTICS table | 6 | | • | Changed conversion input voltage range from "3 V" to "1.5" in Overview | 14 | | • | Added note to the Functional Block Diagram | 15 | | • | Changed "ripple injection capacitor" to "ripple injection resistor" in Layout Guidelines section | 30 | | | | | # 5 Pin Configuration and Functions #### Package With PowerPad 22-Pins (LSON-CLIP) Top View (1) N/C = no connection ## **Pin Functions** | PIN | | I/O/P <sup>(1)</sup> | DECODINE IOU | | |-------------------|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO | I/O/P(·/ | DESCRIPTION | | | EN | 2 | I | Enable pin. Typical turn-on threshold voltage is 1.2 V. Typical turn-off threshold is 0.95 V. | | | GND | _ | | Ground and thermal pad of the device. Use proper number of vias to connect to ground plane. | | | | 6 | | | | | | 7 | | | | | LL | 8 | В | Output of converted power. Connect this pin to the output Inductor. | | | | 9 | Ь | Output of converted power. Connect this pin to the output inductor. | | | | 10 | | | | | | 11 | | | | | MODE | 20 | 1 | Soft-start and Skip/CCM selection. Connect a resistor to select soft-start time using Table 3. The soft-start time is detected and stored into internal register during start-up. | | | N/C 5 No connect. | | No connect. | | | | PGOOD | 3 | 0 | Open drain power good flag. Provides 1-ms start-up delay after VFB falls in specified limits. When VFB goes out of the specified limits PGOOD goes low after a 2-µs delay. | | | RF | 22 | 1 | Switching frequency selection. Connect a resistor to GND or VREG to select switching frequency using Table 1. The switching frequency is detected and stored during the startup. | | | TRIP | 21 I | | OCL detection threshold setting pin. $I_{TRIP}$ = 10 $\mu$ A at room temperature, 4700 ppm/°C current is sourced and set the OCL trip voltage as follows: | | | | | | $V_{OCL} = V_{TRIP}/32$ $(V_{TRIP} \le 2.4 \text{ V}, V_{OCL} \le 75 \text{ mV})$ | | | VBST | 4 | Р | Supply input for high-side FET gate driver (boost terminal). Connect capacitor from this pin to LL node. Internally connected to VREG via bootstrap MOSFET switch. | | | VDD | 19 | Р | Controller power supply input. VDD input voltage range is from 4.5 V to 25 V. | | | VFB | 1 | I | Output feedback input. Connect this pin to Vout through a resistor divider. | | | | 12 | | | | | | 13 | | | | | VIN | 14 | Р | Conversion power input. VIN input voltage range is from 1.5 V to 15 V. | | | VIIN | 15 | Г | Conversion power imput. Vira input voitage range is noin 1.5 v to 15 v. | | | | 16 | | | | | | 17 | | | | | VREG | 18 | Р | 5-V low drop out (LDO) output. Supplies the internal analog circuitry and driver circuitry. | | (1) I=Input, O=Output, B=Bidirectional, P=Supply ## 6 Specifications # 6.1 Absolute Maximum Ratings(1) | | | | MIN | MAX | UNIT | |--------------------------------------------------------------------------|----------|-------------------------------|------|-----|------| | | VIN (r | nain supply) | -0.3 | 25 | | | | VDD | | -0.3 | 28 | | | Input voltage | VBST | | -0.3 | 32 | V | | | VBST | (with respect to LL) | -0.3 | 7 | | | | EN, T | RIP, VFB, RF, MODE | -0.3 | 7 | Ī | | | | DC | -2 | 25 | ., | | Outrot valta es | LL | Pulse < 20 ns, E = 5 μJ | -7 | 27 | | | Output voltage | PGOO | DD, VREG | -0.3 | 7 | V | | | GND | | -0.3 | 0.3 | | | Output voltage Source/sink current lunction temperature, T <sub>J</sub> | VBST | | 50 | | mA | | Junction temperature, T <sub>J</sub> | | | -40 | 150 | °C | | Lead temperature 1,6 r | mm (1/16 | nch) from case for 10 seconds | | 300 | °C | | Storage temperature, T | -<br>stg | | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------------------|---------------------------|--|------|-----|------| | | VIN (main supply) | | 1.5 | 15 | | | Input voltage range | VDD | | 4.5 | 25 | V | | | VBST | | 4.5 | 28 | | | | VBST (with respect to LL) | | 4.5 | 6.5 | | | | EN, TRIP, VFB, RF, MODE | | -0.1 | 6.5 | | | Output valtage renge | LL | | -1 | 22 | V | | Output voltage range | PGOOD, VREG | | -0.1 | 6.5 | V | | Junction temperature range, | $T_J$ | | -40 | 125 | °C | ## 6.4 Thermal Infomation | | | TPS | TPS53355 | | | |------------------|--------------------------------------------|---------|----------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DQP | VQP | UNIT | | | | | 22 PINS | 22 PINS | | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 27.2 | 27.2 | °C/W | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 17.1 | 17.1 | °C/W | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 5.9 | 5.9 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 0.8 | 0.8 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **Thermal Infomation (continued)** | | | TPS5 | | | |------------------|----------------------------------------------|---------|---------|------| | | THERMAL METRIC <sup>(1)</sup> | DQP | VQP | UNIT | | | | 22 PINS | 22 PINS | | | ΨЈВ | Junction-to-board characterization parameter | 5.8 | 5.8 | °C/W | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 1.2 | 1.2 | °C/W | ## 6.5 Electrical Characteristics Over recommended free-air temperature range, $V_{VDD}$ = 12 V (unless otherwise noted) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------|--------------|--------|------|--| | SUPPLY C | URRENT | | | | | | | | $V_{VIN}$ | VIN pin power conversion input voltage | | 1.5 | | 15 | V | | | $V_{VDD}$ | Supply input voltage | | 4.5 | | 25 | V | | | I <sub>VIN(leak)</sub> | VIN pin leakage current | V <sub>EN</sub> = 0 V | | | 1 | μΑ | | | $I_{VDD}$ | VDD supply current | $T_A = 25$ °C, No load, $V_{EN} = 5$ V, $V_{VFB} = 0.630$ V | | 420 | 590 | μA | | | I <sub>VDDSDN</sub> | VDD shutdown current | $T_A = 25$ °C, No load, $V_{EN} = 0 \text{ V}$ | | | 10 | μΑ | | | INTERNAL | REFERENCE VOLTAGE | | | | | | | | $V_{VFB}$ | VFB regulation voltage | CCM condition <sup>(1)</sup> | | 0.6 | | V | | | | | T <sub>A</sub> = 25°C | 0.597 | 0.6 | 0.603 | | | | $V_{VFB}$ | VFB regulation voltage | 0°C ≤ T <sub>A</sub> ≤ 85°C | 0.5952 | 0.6 | 0.6048 | V | | | | | -40°C ≤ T <sub>A</sub> ≤ 85°C | 0.594 | 0.6 | 0.606 | | | | I <sub>VFB</sub> | VFB input current | V <sub>VFB</sub> = 0.630 V, T <sub>A</sub> = 25°C | | 0.01 | 0.20 | μA | | | LDO OUTF | PUT | | | | | | | | $V_{VREG}$ | LDO output voltage | 0 mA ≤ I <sub>VREG</sub> ≤ 30 mA | 4.77 | 5 | 5.36 | V | | | I <sub>VREG</sub> | LDO output current <sup>(1)</sup> | Maximum current allowed from LDO | | | 30 | mA | | | $V_{DO}$ | Low drop out voltage | V <sub>VDD</sub> = 4.5 V, I <sub>VREG</sub> = 30 mA | | | 230 | mV | | | BOOT-STE | AP SWITCH | | | | | | | | V <sub>FBST</sub> | Forward voltage | $V_{VREG-VBST}$ , $I_F = 10$ mA, $T_A = 25$ °C | | 0.1 | 0.2 | V | | | I <sub>VBSTLK</sub> | VBST leakage current | V <sub>VBST</sub> = 23 V, V <sub>SW</sub> = 17 V, T <sub>A</sub> = 25°C | | 0.01 | 1.50 | μΑ | | | DUTY AND | FREQUENCY CONTROL | • | • | | | | | | t <sub>OFF(min)</sub> | Minimum off time | T <sub>A</sub> = 25°C | 150 | 260 | 400 | ns | | | t <sub>ON(min)</sub> | Minimum on time | $V_{IN} = 17 \text{ V}, V_{OUT} = 0.6 \text{ V}, R_{RF} = 39 \text{ k}\Omega,$<br>$T_A = 25 \text{ °C}^{(1)}$ | | 35 | | ns | | | SOFT STA | RT | | | | | | | | | | $R_{MODE} = 39 \text{ k}\Omega$ | | 0.7 | | | | | | Internal soft-start time from | $R_{MODE} = 100 \text{ k}\Omega$ | | 1.4 | | ma | | | t <sub>SS</sub> | $V_{OUT} = 0 V \text{ to } 95\% \text{ of } V_{OUT}$ | $R_{MODE} = 200 \text{ k}\Omega$ | | 2.8 | | ms | | | | | $R_{MODE} = 470 \text{ k}\Omega$ | | 5.6 | | | | | INTERNAL | MOSFETS | | | <del>.</del> | | | | | R <sub>DS(on)H</sub> | High-side MOSFET on-resistance | T <sub>A</sub> = 25°C | | 5 | | mΩ | | | R <sub>DS(on)L</sub> | Low-side MOSFET on-resistance | T <sub>A</sub> = 25°C | | 2 | | mΩ | | <sup>(1)</sup> Ensured by design. Not production tested. # **Electrical Characteristics (continued)** Over recommended free-air temperature range, V<sub>VDD</sub>= 12 V (unless otherwise noted) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | | |---------------------|---------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------|---------|--------|--------|--|--| | POWER G | OOD | | | | | | | | | | | PG in from lower | 92.5% | 95.0% | 98.5% | | | | | $V_{THPG}$ | PG threshold | PG in from higher | 107.5% | 110.0% | 112.5% | | | | | | | PG hysteresis | 2.5% | 5.0% | 7.5% | | | | | R <sub>PG</sub> | PG transistor on-resistance | | 15 | 30 | 55 | Ω | | | | t <sub>PGDEL</sub> | PG delay | Delay for PG in | 0.8 | 1 | 1.2 | ms | | | | | RESHOLD AND SETTING CONDITIONS | 3 | | | | | | | | V <sub>EN</sub> | EN Voltage | Enable | 1.8 | | | V | | | | | | Disable | | | 0.6 | | | | | I <sub>EN</sub> | EN Input current | V <sub>EN</sub> = 5 V | | | 1.0 | μΑ | | | | | | $R_{RF} = 0 \Omega$ to GND, $T_A = 25^{\circ}C^{(2)}$ | 200 | 250 | 300 | | | | | | | $R_{RF} = 187 \text{ k}\Omega \text{ to GND, } T_A = 25^{\circ}\text{C}^{(2)}$ | 250 | 300 | 350 | | | | | | | $R_{RF} = 619 \text{ k}\Omega$ , to GND, $T_A = 25^{\circ}\text{C}^{(2)}$ | 350 | 400 | 450 | | | | | | | R <sub>RF</sub> = Open, T <sub>A</sub> = 25°C <sup>(2)</sup> | 450 | 500 | 550 | | | | | $f_{SW}$ | Switching frequency | $R_{RF} = 866 \text{ k}\Omega \text{ to VREG, } T_{A} = 25^{\circ}\text{C}^{(2)}$ | 580 | 650 | 720 | kHz | | | | | | $R_{RF}$ = 309 kΩ to VREG, $T_{A}$ = 25°C <sup>(2)</sup> | 670 | 750 | 820 | | | | | | | $R_{RF} = 124 \text{ k}\Omega \text{ to VREG, } T_A = 25^{\circ}\text{C}^{(2)}$ | 770 | 850 930 | | | | | | | | | $R_{RF} = 0 \Omega$ to VREG, $T_A = 25^{\circ}C^{(2)}$ 880 970 | | | | | | | PROTECTI | ON: CURRENT SENSE | | | | | | | | | I <sub>TRIP</sub> | TRIP source current | V <sub>TRIP</sub> = 1 V, T <sub>A</sub> = 25°C | 9.4 | 10.0 | 10.6 | μA | | | | TC <sub>ITRIP</sub> | TRIP current temperature coefficient | On the basis of 25°C <sup>(1)</sup> | | 4700 | | ppm/°C | | | | $V_{TRIP}$ | Current limit threshold setting range | V <sub>TRIP-GND</sub> | 0.4 | | 2.4 | V | | | | | | V <sub>TRIP</sub> = 2.4 V | 68.5 | 75.0 | 81.5 | ., | | | | V <sub>OCL</sub> | Current limit threshold | V <sub>TRIP</sub> = 0.4 V | 7.5 | 12.5 | 17.5 | mV | | | | ., | | V <sub>TRIP</sub> = 2.4 V | -315 | -300 | -285 | 5 | | | | V <sub>OCLN</sub> | Negative current limit threshold | V <sub>TRIP</sub> = 0.4 V | -58 | -50 | -42 | mV | | | | V <sub>AZCADJ</sub> | Auto zero cross adjustable range | Positive | 3 | 15 | | ., | | | | | | Negative | | -15 | -3 | mV | | | | PROTECTI | ON: UVP and OVP | | + | | | - | | | | V <sub>OVP</sub> | OVP trip threshold | OVP detect | 115% | 120% | 125% | | | | | t <sub>OVPDEL</sub> | OVP propagation delay | VFB delay with 50-mV overdrive | | 1 | | μs | | | | V <sub>UVP</sub> | Output UVP trip threshold | UVP detect | 65% | 70% | 75% | | | | | t <sub>UVPDEL</sub> | Output UVP propagation delay | | 0.8 | 1.0 | 1.2 | ms | | | | t <sub>UVPEN</sub> | Output UVP enable delay | From enable to UVP workable | 1.8 | 2.6 | 3.2 | ms | | | | UVLO | | | · | | | • | | | | | V/DEG LIVII O three-ball | Wake up | 4.00 | 4.20 | 4.33 | ., | | | | $V_{UVVREG}$ | VREG UVLO threshold | Hysteresis 0.25 | | | | V | | | | THERMAL | SHUTDOWN | | + | | | • | | | | <b>-</b> | Thermal shutdown threshold | Shutdown temperature <sup>(1)</sup> | | 145 | | °C | | | | $\Gamma_{SDN}$ | 1 | Hysteresis (1) | _ | | | 1 | | | <sup>(2)</sup> Not production tested. Test condition is $V_{IN}$ = 12 V, $V_{OUT}$ = 1.1 V, $I_{OUT}$ = 10 A using application circuit shown in Figure 47. # TEXAS INSTRUMENTS ## 6.6 Typical Characteristics ## **Typical Characteristics (continued)** # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** ## **Typical Characteristics (continued)** # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** ## **Typical Characteristics (continued)** ## 7 Detailed Description #### 7.1 Overview The TPS53355 is a high-efficiency, single channel, synchronous buck converter suitable for low output voltage point-of-load applications in computing and similar digital consumer applications. The device features proprietary D-CAP™ mode control combined with an adaptive on-time architecture. This combination is ideal for building modern low duty ratio, ultra-fast load step response DC-DC converters. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage range is from 1.5 V up to 15 V and the VDD bias voltage is from 4.5 V to 25 V. The D-CAP™ mode uses the equivalent series resistance (ESR) of the output capacitor(s) to sense the device current. One advantage of this control scheme is that it does not require an external phase compensation network. This allows a simple design with a low external component count. Eight preset switching frequency values can be chosen using a resistor connected from the RF pin to ground or VREG. Adaptive on-time control tracks the preset switching frequency over a wide input and output voltage range while allowing the switching frequency to increase at the step-up of the load. The TPS53355 has a MODE pin to select between auto-skip mode and forced continuous conduction mode (FCCM) for light load conditions. The MODE pin also sets the selectable soft-start time ranging from 0.7 ms to 5.6 ms as shown in Table 3. ## 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### **NOTE** The thresholds in this block diagram are typical values. Refer to the *Electrical Characteristics* table for threshold limits. #### 7.3 Feature Description ## 7.3.1 5-V LDO and VREG Start-Up TPS53355 provides an internal 5-V LDO function using input from VDD and output to VREG. When the VDD voltage rises above 2 V, the internal LDO is enabled and outputs voltage to the VREG pin. The VREG voltage provides the bias voltage for the internal analog circuitry and also provides the supply voltage for the gate drives. #### NOTE The 5-V LDO is controlled by the EN pin. The LDO starts-up any time VDD rises to approximately 2 V. Figure 34 ## 7.3.2 Adaptive On-Time D-CAP Control and Frequency Selection The TPS53355 does not have a dedicated oscillator to determine switching frequency. However, the device operates with pseudo-constant frequency by feed-forwarding the input and output voltages into the on-time one-shot timer. The adaptive on-time control adjusts the on-time to be inversely proportional to the input voltage and proportional to the output voltage ( $t_{ON} \propto V_{OUT}/V_{IN}$ ). This makes the switching frequency fairly constant in steady state conditions over a wide input voltage range. The switching frequency is selectable from eight preset values by a resistor connected between the RF pin and GND or between the RF pin and the VREG pin as shown in Table 1. (Maintaining open resistance sets the switching frequency to 500 kHz.) | RE<br>CC | RESISTOR (R <sub>RF</sub> ) CONNECTIONS | | | | | | | | |---------------------|-----------------------------------------|-----------------------------|--|--|--|--|--|--| | VALUE ( $k\Omega$ ) | CONNECT TO | (f <sub>SW</sub> )<br>(kHz) | | | | | | | | 0 | GND | 250 | | | | | | | | 187 | GND | 300 | | | | | | | | 619 | GND | 400 | | | | | | | | OPEN | n/a | 500 | | | | | | | | 866 | VREG | 650 | | | | | | | | 309 | VREG | 750 | | | | | | | | 124 | VREG | 850 | | | | | | | | 0 | VREG | 970 | | | | | | | Table 1. Resistor and Switching Frequency The off-time is modulated by a PWM comparator. The VFB node voltage (the mid-point of resistor divider) is compared to the internal 0.6-V reference voltage added with a ramp signal. When both signals match, the PWM comparator asserts a set signal to terminate the off time (turn off the low-side MOSFET and turn on high-side MOSFET). The set signal is valid if the inductor current level is below the OCP threshold, otherwise the off time is extended until the current level falls below the threshold. Figure 35 and Figure 36 show two on-time control schemes. Figure 36. On-Time Control With Ramp Compensation #### 7.3.3 Ramp Signal The TPS53355 adds a ramp signal to the 0.6-V reference in order to improve jitter performance. As described in the previous section, the feedback voltage is compared with the reference information to keep the output voltage in regulation. By adding a small ramp signal to the reference, the signal-to-noise ratio at the onset of a new switching cycle is improved. Therefore the operation becomes less jittery and more stable. The ramp signal is controlled to start with –7 mV at the beginning of an on-cycle and becomes 0 mV at the end of an off-cycle in steady state. During skip mode operation, under discontinuous conduction mode (DCM), the switching frequency is lower than the nominal frequency and the off-time is longer than the off-time in CCM. Because of the longer off-time, the ramp signal extends after crossing 0 mV. However, it is clamped at 3 mV to minimize the DC offset. #### 7.3.4 Adaptive Zero Crossing The TPS53355 has an adaptive zero crossing circuit which performs optimization of the zero inductor current detection at skip mode operation. This function pursues ideal low-side MOSFET turning off timing and compensates inherent offset voltage of the Z-C comparator and delay time of the Z-C detection circuit. It prevents SW-node swing-up caused by too late detection and minimizes diode conduction period caused by too early detection. As a result, better light load efficiency is delivered. #### 7.3.5 Power-Good The TPS53355 has power-good output that indicates high when switcher output is within the target. The power-good function is activated after soft-start has finished. If the output voltage becomes within +10% and -5% of the target value, internal comparators detect power-good state and the power-good signal becomes high after a 1-ms internal delay. If the output voltage goes outside of +15% or -10% of the target value, the power-good signal becomes low after two microsecond ( $2-\mu s$ ) internal delay. The power-good output is an open drain output and must be pulled up externally. The power-good MOSFET is powered through the VDD pin. $V_{VDD}$ must be >1 V in order to have a valid power-good logic. It is recommended to pull PGOOD up to VREG (or a voltage divided from VREG) so that the power-good logic is still valid even without VDD supply. ## 7.3.6 Current Sense, Overcurrent and Short Circuit Protection TPS53355 has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the *OFF* state and the controller maintains the *OFF* state during the period in that the inductor current is larger than the overcurrent trip level. In order to provide both good accuracy and cost effective solution, TPS53355 supports temperature compensated MOSFET $R_{DS(on)}$ sensing. The TRIP pin should be connected to GND through the trip voltage setting resistor, $R_{TRIP}$ . The TRIP terminal sources current ( $I_{TRIP}$ ) which is 10 $\mu$ A typically at room temperature, and the trip level is set to the OCL trip voltage $V_{TRIP}$ as shown in Equation 1. $$V_{TRIP}(mV) = R_{TRIP}(k\Omega) \times I_{TRIP}(\mu A)$$ (1) The inductor current is monitored by the LL pin. The GND pin is used as the positive current sensing node and the LL pin is used as the negative current sense node. The trip current, I<sub>TRIP</sub> has 4700ppm/°C temperature slope to compensate the temperature dependency of the R<sub>DS(on)</sub>. As the comparison is made during the OFF state, $V_{TRIP}$ sets the valley level of the inductor current. Thus, the load current at the overcurrent threshold, $I_{OCP}$ , can be calculated as shown in Equation 2. $$I_{OCP} = \frac{V_{TRIP}}{\left(32 \times R_{DS(on)}\right)} + \frac{I_{IND(ripple)}}{2} = \frac{V_{TRIP}}{\left(32 \times R_{DS(on)}\right)} + \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$ (2) In an overcurrent or short circuit condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to decrease. Eventually, it crosses the undervoltage protection threshold and shuts down. After a hiccup delay (16 ms with 0.7 ms sort-start), the controller restarts. If the overcurrent condition remains, the procedure is repeated and the device enters hiccup mode. Hiccup time calculation: $$t_{HIC(wait)} = (2^n + 257) \times 4 \mu s$$ where $$t_{HIC(dIV)} = 7 \times (2^n + 257) \times 4 \,\mu s$$ (4) #### Table 2. Hiccup Delay | SELECTED SOFT-START TIME (t <sub>SS</sub> ) (ms) | n | HICCUP WAIT TIME (t <sub>HIC(wait)</sub> ) (ms) | HICCUP DELAY TIME (t <sub>HIC(dly)</sub> ) (ms) | |--------------------------------------------------|----|-------------------------------------------------|-------------------------------------------------| | 0.7 | 8 | 2.052 | 14.364 | | 1.4 | 9 | 3.076 | 21.532 | | 2.8 | 10 | 5.124 | 35.868 | | 5.6 | 11 | 9.220 | 64.540 | #### 7.3.7 Overvoltage and Undervoltage Protection TPS53355 monitors a resistor divided feedback voltage to detect over and under voltage. When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1ms, TPS53355 latches OFF both high-side and low-side MOSFETs drivers. The controller restarts after a hiccup delay (16 ms with 0.7 ms soft-start). This function is enabled 1.5-ms after the soft-start is completed. When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches OFF the high-side MOSFET driver and latches ON the low-side MOSFET driver. The output voltage decreases. If the output voltage reaches UV threshold, then both high-side MOSFET and low-side MOSFET driver will be OFF and the device restarts after a hiccup delay. If the OV condition remains, both high-side MOSFET and low-side MOSFET driver remains OFF until the OV condition is removed. #### 7.3.8 UVLO Protection The TPS53355 uses VREG undervoltage lockout protection (UVLO). When the VREG voltage is lower than 3.95 V, the device shuts off. When the VREG voltage is higher than 4.2 V, the device restarts. This is a non-latch protection. #### 7.3.9 Thermal Shutdown TPS53355 monitors the temperature of itself. If the temperature exceeds the threshold value (typically 145°C), TPS53355 is shut off. When the temperature falls about 10°C below the threshold value, the device will turn back on. This is a non-latch protection. #### 7.4 Device Functional Modes #### 7.4.1 Enable, Soft Start, and Mode Selection When the EN pin voltage rises above the enable threshold voltage (typically 1.2 V), the controller enters its start-up sequence. The internal LDO regulator starts immediately and regulates to 5 V at the VREG pin. The controller then uses the first 250 µs to calibrate the switching frequency setting resistance attached to the RF pin and stores the switching frequency code in internal registers. During this period, the MODE pin also senses the resistance attached to this pin and determines the soft-start time. Switching is inhibited during this phase. In the second phase, an internal DAC starts ramping up the reference voltage from 0 V to 0.6 V. Depending on the MODE pin setting, the ramping up time varies from 0.7 ms to 5.6 ms. Smooth and constant ramp-up of the output voltage is maintained during start-up regardless of load current. | Table 6. Soft Start and MODE Settings | | | | | | | | | | |---------------------------------------|------------------|----------------------|--------------------------------|--|--|--|--|--|--| | MODE SELECTION | ACTION | SOFT-START TIME (ms) | $R_{MODE}\left(k\Omega\right)$ | | | | | | | | Auto Olio | | 0.7 | 39 | | | | | | | | | Pull down to GND | 1.4 | 100 | | | | | | | | Auto Skip | Pull down to GND | 2.8 | 200 | | | | | | | | | | 5.6 | 475 | | | | | | | | | | 0.7 | 39 | | | | | | | | Forced CCM <sup>(1)</sup> | Commont to DCCCD | 1.4 | 100 | | | | | | | | Forced CCM(**) | Connect to PGOOD | 2.8 | 200 | | | | | | | | | | 5.6 | 475 | | | | | | | Table 3. Soft-Start and MODE Settings After soft start begins, the MODE pin becomes the input of an internal comparator which determines auto skip or FCCM mode operation. If MODE voltage is higher than 1.3 V, the converter enters into FCCM mode. Otherwise it will be in auto skip mode at light load condition. Typically, when FCCM mode is selected, the MODE pin is connected to PGOOD through the $R_{\text{MODE}}$ resistor, so that before PGOOD goes high the converter remains in auto skip mode. <sup>(1)</sup> Device enters FCCM after the PGOOD pin goes high when MODE is connected to PGOOD through the resistor $R_{\text{MODE}}$ . #### 7.4.2 Auto-Skip Eco-mode™ Light Load Operation While the MODE pin is pulled low via R<sub>MODE</sub>, TPS53355 automatically reduces the switching frequency at light load conditions to maintain high efficiency. Detailed operation is described as follows. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The synchronous MOSFET is turned off when this zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode (DCM). The on-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the lightload operation I<sub>OUT(LL)</sub> (i.e., the threshold between continuous and discontinuous conduction mode) can be calculated as shown in Equation 5. $$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$ where • $$f_{\text{SW}}$$ is the PWM switching frequency (5) Switching frequency versus output current in the light load condition is a function of L, $V_{IN}$ and $V_{OUT}$ , but it decreases almost proportionally to the output current from the I<sub>OUT(LL)</sub> given in Equation 5. For example, it is 60 kHz at I<sub>OUT(LL)</sub>/5 if the frequency setting is 300 kHz. #### 7.4.3 Forced Continuous Conduction Mode When the MODE pin is tied to PGOOD through a resistor, the controller keeps continuous conduction mode (CCM) in light load condition. In this mode, switching frequency is kept almost constant over the entire load range which is suitable for applications that need tight control of the switching frequency at a cost of lower efficiency. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS53355 is a high-efficiency, single channel, synchronous buck converter suitable for low output voltage point-of-load applications in computing and similar digital consumer applications. The device features proprietary D-CAP mode control combined with an adaptive on-time architecture. This combination is ideal for building modern low duty ratio, ultra-fast load step response DC-DC converters. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage range is from 1.5 V up to 15 V and the VDD bias voltage is from 4.5 V to 25 V. The D-CAP mode uses the equivalent series resistance (ESR) of the output capacitor(s) to sense the device current. One advantage of this control scheme is that it does not require an external phase compensation network. This allows a simple design with a low external component count. Eight preset switching frequency values can be chosen using a resistor connected from the RF pin to ground or VREG. Adaptive on-time control tracks the preset switching frequency over a wide input and output voltage range while allowing the switching frequency to increase at the step-up of the load. #### 8.1.1 Small Signal Model From small-signal loop analysis, a buck converter using D-CAP™ mode can be simplified as shown in Figure 37. Copyright © 2016, Texas Instruments Incorporated Figure 37. Simplified Modulator Model The output voltage is compared with the internal reference voltage (ramp signal is ignored here for simplicity). The PWM comparator determines the timing to turn on the high-side MOSFET. The gain and speed of the comparator can be assumed high enough to keep the voltage at the beginning of each on cycle substantially constant. $$H(s) = \frac{1}{s \times ESR \times C_{OUT}}$$ (6) ## **Application Information (continued)** For loop stability, the 0-dB frequency, $f_0$ , defined below need to be lower than 1/4 of the switching frequency. $$f_0 = \frac{1}{2\pi \times ESR \times C_{OUT}} \le \frac{f_{SW}}{4}$$ (7) According to the equation above, the loop stability of D-CAP<sup>TM</sup> mode modulator is mainly determined by the capacitor's chemistry. For example, specialty polymer capacitors (SP-CAP) have an output capacitance in the order of several 100 $\mu$ F and ESR in range of 10 m $\Omega$ . These makes $f_0$ on the order of 100 kHz or less, creating a stable loop. However, ceramic capacitors have an $f_0$ at more than 700 kHz, and need special care when used with this modulator. An application circuit for ceramic capacitor is described in *External Component Selection Using All Ceramic Output Capacitors*. ## 8.2 Typical Applications #### 8.2.1 Typical Application Circuit Diagram with Ceramic Output Capacitors Figure 38. Typical Application Circuit Diagram with Ceramic Output Capacitors Schematic ## **Typical Applications (continued)** #### 8.2.1.1 Design Requirements **Table 4. Design Parameters** | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------|-----|-----------| | INPUT CH | HARACTERISTICS | | | | | | | V <sub>IN</sub> | Voltage range | | 8 | 12 | 14 | V | | | Maximum input current | V <sub>IN</sub> = 8 V, I <sub>OUT</sub> = 30 A | | 6.3 | | Α | | I <sub>MAX</sub> | No load input current | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> = 0 A with auto-skip mode | | 1 | | mA | | OUTPUT | CHARACTERISTICS | | | | | | | | Output voltage | | | 1.5 | | | | V <sub>OUT</sub> | Output voltage regulation | Line regulation, 8 V ≤ V <sub>IN</sub> ≤ 15 V | Line regulation, 8 V $\leq$ V <sub>IN</sub> $\leq$ 15 V 0.1% | | | | | <b>V</b> OU1 | | Load regulation, $V_{IN} = 12 \text{ V}$ , $0 \text{ A} \le I_{OUT} \le 30$<br>A with FCCM | 0.2% | | | | | V <sub>RIPPLE</sub> | Output voltage ripple | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 30 A with FCCM | | 20 | | $mV_{PP}$ | | I <sub>LOAD</sub> | Output load current | | 0 | | 30 | Α | | I <sub>OCP</sub> | Output overcurrent threshold | | | 34 | | Α | | t <sub>SS</sub> | Soft-start time | | | 1.4 | | ms | | SYSTEMS | S CHARACTERISTICS | | | | | | | f <sub>SW</sub> | Switching frequency | | | 500 | | kHz | | | Peak efficiency | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 10 A | | 91.87% | | | | η | Full load efficiency | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 30 A | | 89.46% | | | | T <sub>A</sub> | Operating temperature | | | 25 | | °C | #### 8.2.1.2 Detailed Design Procedure #### 8.2.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS53355 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.1.2.2 External Component Selection The external components selection is a simple process when using organic semiconductors or special polymer output capacitors. ## 1. Select operation mode and soft-start time Select operation mode and soft-start time using Table 3. #### 2. Select switching frequency Select the switching frequency from 250 kHz to 1 MHz using Table 1. #### 3. Choose the inductor The inductance value should be determined to give the ripple current of approximately 1/4 to 1/2 of maximum output current. Larger ripple current increases output ripple voltage and improves signal-to-noise ratio and helps ensure stable operation, but increases inductor core loss. Using 1/3 ripple current to maximum output current ratio, the inductance can be determined by Equation 8. $$L = \frac{1}{I_{\text{IND(ripple)}} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}} = \frac{3}{I_{\text{OUT(max)}} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$ (8) The inductor requires a low DCR to achieve good efficiency. It also requires enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 9. $$I_{IND(peak)} = \frac{V_{TRIP}}{32 \times R_{DS(on)}} + \frac{1}{L \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$ (9) #### 4. External component selection with all ceramic output capacitors Refer to External Component Selection Using All Ceramic Output Capacitors to select external components because ceramic output capacitors are used in this design. #### 5. Choose the overcurrent setting resistor The overcurrent setting resistor, R<sub>TRIP</sub>, can be determined by Equation 10. $$R_{TRIP}(k\Omega) = \frac{\left(I_{OCP} - \left(\frac{1}{2 \times L \times f_{SW}}\right) \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}\right) \times 32 \times R_{DS(on)}\left(m\Omega\right)}{I_{TRIP}(\mu A)}$$ where - $I_{TRIP}$ is the TRIP pin sourcing current (10 $\mu$ A) - R<sub>DS(on)</sub> is the thermally compensated on-time resistance value of the low-side MOSFET (10) Use an $R_{DS(on)}$ value of 1.5 m $\Omega$ for an overcurrent level of approximately 30 A. Use an $R_{DS(on)}$ value of 1.7 m $\Omega$ for overcurrent level of approximately 10 A. ## 8.2.1.2.3 External Component Selection Using All Ceramic Output Capacitors When a ceramic output capacitor is used, the stability criteria in Equation 7 cannot be satisfied. The ripple injection approach as shown in Figure 38 is implemented to increase the ripple on the VFB pin and make the system stable. In addition to the selections made using steps 1 through step 6 in *External Component Selection*, the ripple injection components must be selected. The C2 value can be fixed at 1 nF. The value of C1 can be selected between 10 nF to 200 nF. $$\frac{L \times C_{OUT}}{R7 \times C1} > N \times \frac{t_{ON}}{2}$$ where N is the coefficient to account for L and C<sub>OUT</sub> variation (11) N is also used to provide enough margin for stability. It is recommended N=2 for $V_{OUT} \le 1.8$ V and N=4 for $V_{OUT} \ge 3.3$ V or when L $\le 250$ nH. The higher $V_{OUT}$ needs a higher N value because the effective output capacitance is reduced significantly with higher DC bias. For example, a 6.3-V, 22- $\mu$ F ceramic capacitor may have only 8 $\mu$ F of effective capacitance when biased at 5 V. Because the VFB pin voltage is regulated at the valley, the increased ripple on the VFB pin causes the increase of the VFB DC value. The AC ripple coupled to the VFB pin has two components, one coupled from SW node and the other coupled from the VOUT pin and they can be calculated using Equation 12 and Equation 13 when neglecting the output voltage ripple caused by equivalent series inductance (ESL). $$V_{INJ\_SW} = \frac{V_{IN} - V_{OUT}}{R7 \times C1} \times \frac{D}{f_{SW}}$$ (12) $$V_{INJ\_OUT} = ESR \times I_{IND(ripple)} + \frac{I_{IND(ripple)}}{8 \times C_{OUT} \times f_{SW}}$$ (13) It is recommended that $V_{INJ\_SW}$ to be less than 50 mV. If the calculated $V_{INJ\_SW}$ is higher than 50 mV, then other parameters need to be adjusted to reduce it. For example, $C_{OUT}$ can be increased to satisfy Equation 11 with a higher R7 value, thereby reducing $V_{INJ\_SW}$ . The DC voltage at the VFB pin can be calculated by Equation 14: $$V_{VFB} = 0.6 + \frac{V_{INJ\_SW} + V_{INJ\_OUT}}{2}$$ (14) And the resistor divider value can be determined by Equation 15: $$R1 = \frac{V_{OUT} - V_{VFB}}{V_{VFB}} \times R2 \tag{15}$$ #### 8.2.1.3 Application Curves ## 8.2.2 Typical Application Circuit Figure 47. Typical Application Circuit Diagram ## 8.2.2.1 Design Requirements **Table 5. Design Parameters** | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|------------------------------|----------------------------------------------------------------------------------|------|--------|-----|-----------| | INPUT CI | HARACTERISTICS | | | | | | | V <sub>IN</sub> | Voltage range | | 8 | 12 | 14 | V | | | Maximum input current | V <sub>IN</sub> = 8 V, I <sub>OUT</sub> = 30 A | | 6.3 | | Α | | I <sub>MAX</sub> | No load input current | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> = 0 A with auto-skip mode | | 1 | | mA | | OUTPUT | CHARACTERISTICS | | | | | | | | Output voltage | | | 1.5 | | | | V <sub>OUT</sub> | Output voltage regulation | Line regulation, 8 V ≤ V <sub>IN</sub> ≤ 15 V | 0.1% | | | | | | | Load regulation, V <sub>IN</sub> = 12 V, 0 A ≤ I <sub>OUT</sub> ≤ 30 A with FCCM | | 0.2% | | | | V <sub>RIPPLE</sub> | Output voltage ripple | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 30 A with FCCM | | 20 | | $mV_{PP}$ | | I <sub>LOAD</sub> | Output load current | | 0 | | 30 | Α | | I <sub>OCP</sub> | Output overcurrent threshold | | | 34 | | Α | | t <sub>SS</sub> | Soft-start time | | | 1.4 | | ms | | SYSTEM | S CHARACTERISTICS | | | | | | | f <sub>SW</sub> | Switching frequency | | | 500 | | kHz | | | Peak efficiency | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 10 A | | 91.87% | | | | η | Full load efficiency | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 30 A | | 89.46% | | | | T <sub>A</sub> | Operating temperature | | | 25 | | °C | #### 8.2.2.2 Detailed Design Procedure #### 8.2.2.2.1 External Component Selection Refer to External Component Selection Using All Ceramic Output Capacitors for guidelines for this design with all ceramic output capacitors. The external components selection is a simple process when using organic semiconductors or special polymer output capacitors. #### 1. Select operation mode and soft-start time Select operation mode and soft-start time using Table 3. #### 2. Select switching frequency Select the switching frequency from 250 kHz to 1 MHz using Table 1. #### 3. Choose the inductor The inductance value should be determined to give the ripple current of approximately 1/4 to 1/2 of maximum output current. Larger ripple current increases output ripple voltage and improves signal-to-noise ratio and helps ensure stable operation, but increases inductor core loss. Using 1/3 ripple current to maximum output current ratio, the inductance can be determined by Equation 16. $$L = \frac{1}{I_{IND(ripple)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}} = \frac{3}{I_{OUT(max)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$ (16) The inductor requires a low DCR to achieve good efficiency. It also requires enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 9. $$I_{IND(peak)} = \frac{V_{TRIP}}{32 \times R_{DS(on)}} + \frac{1}{L \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$ (17) #### 4. Choose the output capacitors When organic semiconductor capacitor(s) or specialty polymer capacitor(s) are used, for loop stability, capacitance and ESR should satisfy Equation 7. For jitter performance, Equation 18 is a good starting point to determine ESR. $$\text{ESR} = \frac{\text{V}_{\text{OUT}} \times \text{10\,mV} \times (\text{1} - \text{D})}{0.6\,\text{V} \times \text{I}_{\text{IND(ripple)}}} = \frac{\text{10\,mV} \times \text{L} \times \text{f}_{\text{SW}}}{0.6\,\text{V}} = \frac{\text{L} \times \text{f}_{\text{SW}}}{60} \left(\Omega\right)$$ where - D is the duty factor. - The required output ripple slope is approximately 10 mV per t<sub>SW</sub> (switching period) in terms of VFB terminal voltage. #### 5. Determine the value of R1 and R2 The output voltage is programmed by the voltage-divider resistor, R1 and R2 shown in Figure 37. R1 is connected between VFB pin and the output, and R2 is connected between the VFB pin and GND. Recommended R2 value is from 1 k $\Omega$ to 20 k $\Omega$ . Determine R1 using Equation 19. $$R1 = \frac{V_{OUT} - \frac{I_{IND(ripple)} \times ESR}{2} - 0.6}{0.6} \times R2$$ (19) #### 6. Choose the overcurrent setting resistor The overcurrent setting resistor, R<sub>TRIP</sub>, can be determined by Equation 10. $$R_{TRIP}(k\Omega) = \frac{\left(I_{OCP} - \left(\frac{1}{2 \times L \times f_{SW}}\right) \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}\right) \times 32 \times R_{DS(on)}\left(m\Omega\right)}{I_{TRIP}(\mu A)}$$ where - I<sub>TRIP</sub> is the TRIP pin sourcing current (10 μA) - R<sub>DS(on)</sub> is the thermally compensated on-time resistance value of the low-side MOSFET (20) Use an $R_{DS(on)}$ value of 1.5 m $\Omega$ for an overcurrent level of approximately 30 A. Use an $R_{DS(on)}$ value of 1.7 m $\Omega$ for overcurrent level of approximately 10 A. #### 8.2.2.3 Application Curves ## 9 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 1.5 V and 22 V (4.5-V to 25-V biased). This input supply must be well regulated. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in *Layout*. ## 10 Layout ### 10.1 Layout Guidelines Certain points must be considered before starting a layout work using the TPS53355. - The power components (including input/output capacitors, inductor and TPS53355) must be placed on one side of the PCB (solder side). At least one inner plane should be inserted, connected to ground, in order to shield and isolate the small signal traces from noisy power lines. - All sensitive analog traces and components such as VFB, PGOOD, TRIP, MODE and RF should be placed away from high-voltage switching nodes such as LL, VBST to avoid coupling. Use internal layer(s) as ground plane(s) and shield feedback trace from power traces and components. - Place the VIN decoupling capacitors as close to the VIN and PGND pins as possible to minimize the input AC current loop. - Because the TPS53355 controls output voltage referring to voltage across VOUT capacitor, the top-side resistor of the voltage divider should be connected to the positive node of the VOUT capacitor. Connect the GND of the bottom side resistor to the GND pad of the device. The trace from these resistors to the VFB pin should be short and thin. - Place the frequency setting resistor (R<sub>F</sub>), OCP setting resistor (R<sub>TRIP</sub>) and mode setting resistor (R<sub>MODE</sub>) as close to the device as possible. Use the common GND via to connect them to GND plane if applicable. - Place the VDD and VREG decoupling capacitors as close as possible to the device. Make sure GND vias are provided for each decoupling capacitor and make the loop as small as possible. - The PCB trace defined as switch node, which connects the LL pins and high-voltage side of the inductor, should be as short and wide as possible. - Connect the ripple injection V<sub>OUT</sub> signal (V<sub>OUT</sub> side of the C1 capacitor in Figure 38) from the terminal of ceramic output capacitor. The AC coupling capacitor (C2 in Figure 38) should be placed near the device, and R7 and C1 can be placed near the power stage. - Use separate vias or trace to connect LL node to snubber, boot strap capacitor and ripple injection resistor. Do not combine these connections. # 10.2 Layout Example Figure 50. Layout Recommendation ## 11 器件和文档支持 #### 11.1 器件支持 #### 11.1.1 开发支持 #### 11.1.1.1 使用 WEBENCH® 工具创建定制设计 单击此处,使用 TPS53355 器件并借助 WEBENCH® 电源设计器创建定制设计。 - 1. 首先输入输入电压 (V<sub>IN</sub>)、输出电压 (V<sub>OUT</sub>) 和输出电流 (I<sub>OUT</sub>) 要求。 - 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。 - 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。 WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。 在多数情况下,可执行以下操作: - 运行电气仿真,观察重要波形以及电路性能 - 运行热性能仿真,了解电路板热性能 - 将定制原理图和布局方案以常用 CAD 格式导出 - 打印设计方案的 PDF 报告并与同事共享 有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。 ## 11.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.3 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 商标 转换器, Eco-mode, NexFET, QFN 封装, SWIFT, D-CAP, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静电放电警告 这些裝置包含有限的內置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司 ## PACKAGE OPTION ADDENDUM 6-Feb-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|--------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | HPA01111DQPR | ACTIVE | LSON-CLIP | DQP | 22 | 2500 | Pb-Free (RoHS<br>Exempt) | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 53355DQP | Samples | | TPS53355DQPR | ACTIVE | LSON-CLIP | DQP | 22 | 2500 | Pb-Free (RoHS<br>Exempt) | NIPDAU SN | Level-2-260C-1 YEAR | -40 to 125 | 53355DQP | Samples | | TPS53355DQPT | ACTIVE | LSON-CLIP | DQP | 22 | 250 | Pb-Free (RoHS<br>Exempt) | NIPDAU SN | Level-2-260C-1 YEAR | -40 to 125 | 53355DQP | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## **PACKAGE OPTION ADDENDUM** 6-Feb-2020 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 12-Jun-2019 ## TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | ſ | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|---------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS53355DQPR | LSON-<br>CLIP | DQP | 22 | 2500 | 330.0 | 15.4 | 5.3 | 6.3 | 1.8 | 8.0 | 12.0 | Q1 | | TPS53355DQPT | LSON-<br>CLIP | DQP | 22 | 250 | 330.0 | 15.4 | 5.3 | 6.3 | 1.8 | 8.0 | 12.0 | Q1 | | TPS53355DQPT | LSON-<br>CLIP | DQP | 22 | 250 | 180.0 | 12.4 | 5.3 | 6.3 | 1.8 | 8.0 | 12.0 | Q1 | www.ti.com 12-Jun-2019 #### \*All dimensions are nominal | 7 til dilitioriolorio dio monimal | | | | | | | | |-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS53355DQPR | LSON-CLIP | DQP | 22 | 2500 | 336.6 | 336.6 | 41.3 | | TPS53355DQPT | LSON-CLIP | DQP | 22 | 250 | 336.6 | 336.6 | 41.3 | | TPS53355DQPT | LSON-CLIP | DQP | 22 | 250 | 210.0 | 185.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. # DQP (R-PSON-N22) PLASTIC SMALL OUTLINE NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. 4211024-3/H 08/15 NOTE: All linear dimensions are in millimeters Bottom View Exposed Thermal Pad Dimensions # DQP (R-PSON-N22) # PLASTIC SMALL OUTLINE NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司