www.ti.com SLLS811-JULY 2007 ## **FEATURES** - RS-232 Bus-Pin ESD Protection Exceeds ±15 kV Using Human-Body Model (HBM) - Meets or Exceeds the Requirements of TIA/EIA-232-F and ITU v.28 Standards - Operates at 5-V V<sub>CC</sub> Supply - Four Drivers and Five Receivers - Operates up to 120 kbit/s - Low Supply Current in Shutdown Mode . . . 1 μA Typical - External Capacitors . . . 4 × 0.1 μF - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II ## **APPLICATIONS** - Battery-Powered Systems - PDAs - Notebooks - Laptops - Palmtop PCs - Hand-Held Equipment #### **DB OR DW PACKAGE** (TOP VIEW) DOUT3 II 1 ∏ dout4 DOUT1 2 27 RIN3 DOUT2 3 26 ROUT3 25 ∏ SHDN RIN2 II 4 ROUT2 5 24 | EN DIN2 6 23 RIN4 DIN1 7 22 ROUT4 ROUT1 8 21 DIN4 RIN1 [ 9 GND [] 10 19 ROUT5 V<sub>CC</sub> [] 11 18 RIN5 C1+ 12 17 \ V\_ V**+ 1**3 16 C2-15 C2+ ## **DESCRIPTION/ORDERING INFORMATION** The TRS211 device consists of four line drivers, five line receivers, and a dual charge-pump circuit with ±15-kV ESD protection pin to pin (serial-port connection pins, including GND). The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 5-V supply. The devices operate at data signaling rates up to 120 kbit/s and a maximum of 30-V/µs driver output slew rate. The TRS211 has both shutdown (SHDN) and enable control ( $\overline{\text{EN}}$ ). In shutdown mode, the charge pumps are turned off, V+ is pulled down to V<sub>CC</sub>, V- is pulled to GND, and the transmitter outputs are disabled. This reduces supply current typically to 1 $\mu$ A. $\overline{\text{EN}}$ is used to put the receiver outputs into the high-impedance state to allow wired-OR connection of two RS-232 ports. It has no effect on the RS-232 drivers or the charge pumps. ## ORDERING INFORMATION | T <sub>A</sub> | PA | CKAGE <sup>(1)(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|-----------|-------------------------|-----------------------|------------------| | | SOIC - DW | Tube of 20 | TRS211CDW | - TRS211C | | 0°C to 70°C | 201C – DW | Reel of 1000 | TRS211CDWR | - IKSZIIC | | 0010700 | CCOD DD | Tube of 50 | TRS211CDB | TDC044C | | | SSOP – DB | Reel of 2000 | TRS211CDBR | TRS211C | | | SOIC DW | Tube of 20 | TRS211IDW | TDC0441 | | 4000 +- 0500 | SOIC – DW | Reel of 1000 | TRS211IDWR | - TRS211I | | –40°C to 85°C | SSOP – DB | Tube of 50 | TRS211IDB | TDC0441 | | | 220b - DR | Reel of 2000 | TRS211IDBR | - TRS211I | <sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. <sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## **FUNCTION TABLES**(1) | INPU | JTS | DRIVER | RECEIVER | DEVICE STATUS | |------|-----|------------|------------|------------------| | SHDN | EN | DRIVER | RECEIVER | DEVICE STATUS | | L | L | All active | All active | Normal operation | | L | Н | All active | Z | Normal operation | | Н | X | Z | Z | Shutdown | (1) X = don't care, Z = high impedance # Each Driver<sup>(1)</sup> | INF | PUTS | OUTPUT | DDIVED STATUS | |-----|------|--------|------------------| | DIN | SHDN | DOUT | DRIVER STATUS | | L | L | Н | Normal aparation | | Н | L | L | Normal operation | | Х | Н | Z | Powered off | (1) X = don't care, Z = high impedance # Each Receiver<sup>(1)</sup> | INP | UTS | OUTPUT | RECEIVER STATUS | |-----|-----|--------|--------------------| | RIN | EN | ROUT | RECEIVER STATUS | | L | L | Н | Name of an austice | | Н | L | L | Normal operation | | Х | Н | Z | Powered off | (1) X = don't care, Z = high impedance # **LOGIC DIAGRAM (POSITIVE LOGIC)** # TRS211 # 5-V MULTICHANNEL RS-232 LINE DRIVER/RECEIVER WITH ±15-kV ESD PROTECTION SLLS811-JULY 2007 # Absolute Maximum Ratings(1) over operating free-air temperature range (unless otherwise noted) | | | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------|------------|-------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range (2) | | | -0.3 | 6 | V | | V+ | Positive charge pump voltage range <sup>(2)</sup> | | V <sub>CC</sub> - | 0.3 | 14 | V | | V- | Negative charge pump voltage range <sup>(2)</sup> | | | 0.3 | -14 | V | | \/ | Input voltage range | Drivers | | -0.3 | V+ + 0.3 | V | | V <sub>I</sub> | input voitage range | Receivers | | | ±30 | V | | \/ | Output valtage range | Drivers | V | 0.3 | V+ + 0.3 | V | | Vo | Output voltage range | Receivers | | -0.3 | V <sub>CC</sub> + 0.3 | V | | | Short-circuit duration | DOUT | | | Continuous | | | ۵ | Package thermal impedance (3)(4) | DB package | | | 62 | °C/W | | $\theta_{JA}$ | Fackage mermai impedance (************************************ | DW package | | | 46 | C/VV | | TJ | Operating virtual junction temperature | | | | 150 | °C | | T <sub>stg</sub> | Storage temperature range | | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltages are with respect to network GND. # Recommended Operating Conditions<sup>(1)</sup> See Figure 6 | | | | MIN | NOM | MAX | UNIT | | |-----------------|--------------------------------------------|---------------|-----|-----|-----|------|--| | | Supply voltage | | 4.5 | 5 | 5.5 | V | | | V <sub>IH</sub> | Driver high-level input voltage | DIN | 2 | | | V | | | VIH | Control high-level input voltage | EN, SHDN | 2.4 | | | V | | | V <sub>IL</sub> | Driver and control low-level input voltage | DIN, EN, SHDN | | | 0.8 | V | | | ., | Driver and control input voltage | DIN, EN, SHDN | 0 | | 5.5 | V | | | VI | Receiver input voltage | | -30 | | 30 | V | | | _ | Operating free air temperature | TRS211C | 0 | | 70 | °C | | | $T_A$ | Operating free-air temperature | TRS211I | -40 | | 85 | -0 | | <sup>(1)</sup> Test conditions are C1–C4 = 0.1 $\mu F$ at $V_{CC}$ = 5 V $\pm$ 0.5 V. ## Electrical Characteristics(1) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |-----------------|-------------------------|-----------------------|--------------|-----|--------------------|-----|------| | I <sub>CC</sub> | Supply current | No load, | See Figure 6 | | 14 | 20 | mA | | | Shutdown supply current | $T_A = 25^{\circ}C$ , | See Figure 1 | | 1 | 10 | μΑ | <sup>(1)</sup> Test conditions are C1–C4 = 0.1 $\mu$ F at V<sub>CC</sub> = 5 V $\pm$ 0.5 V. <sup>(3)</sup> Maximum power dissipation is a function of $T_J(max)$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum $T_J$ of 150°C can affect reliability. <sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>(2)</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , and $T_A = 25^{\circ}\text{C}$ . SLLS811-JULY 2007 ## **DRIVER SECTION** # Electrical Characteristics(1) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4) | | PARAMETER | TEST CONDIT | TIONS | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |-----------------|----------------------------------|---------------------------------------------|-----------------|------------|--------------------|------|----------| | $V_{OH}$ | High-level output voltage | All DOUT at $R_L = 3 \text{ k}\Omega$ to GN | ND | 5 | 9 | | V | | $V_{OL}$ | Low-level output voltage | All DOUT at $R_L = 3 \text{ k}\Omega$ to GN | ND | <b>-</b> 5 | -9 | | <b>V</b> | | | Driver high-level input current | DIN = V <sub>CC</sub> | | | 15 | 200 | | | I <sub>IH</sub> | Control high-level input current | $\overline{\text{EN}}$ , SHDN = $V_{CC}$ | | | 3 | 10 | μΑ | | | Driver low-level input current | DIN = 0 V | | | -15 | -200 | | | I <sub>IL</sub> | Control low-level input current | EN, SHDN = 0 V | | | -3 | -10 | μΑ | | I <sub>OS</sub> | Short-circuit output current (3) | $V_{CC} = 5.5 V,$ | $V_O = 0 V$ | | ±10 | ±60 | mA | | r <sub>o</sub> | Output resistance | $V_{CC}$ , V+, and V- = 0 V, | $V_O = \pm 2 V$ | 300 | | | Ω | <sup>(1)</sup> Test conditions are C1–C4 = 0.1 $\mu F$ at $V_{CC}$ = 5 V $\pm$ 0.5 V. # Switching Characteristics<sup>(1)</sup> over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CON | DITIONS | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |---------------------|---------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------|-----|--------------------|-----|--------| | | Maximum data rate | $C_L = 50 \text{ pF to } 1000 \text{ pF},$<br>One DOUT switching, | $R_L = 3 k\Omega$ to 7 kΩ,<br>See Figure 2 | 120 | | | kbit/s | | t <sub>PLH(D)</sub> | Propagation delay time, low- to high-level output | C <sub>L</sub> = 2500 pF,<br>All drivers loaded, | $R_L = 3 k\Omega$ ,<br>See Figure 2 | | 2 | | μs | | t <sub>PHL(D)</sub> | Propagation delay time, high- to low-level output | C <sub>L</sub> = 2500 pF,<br>All drivers loaded, | $R_L = 3 k\Omega$ ,<br>See Figure 2 | | 2 | | μs | | t <sub>sk(p)</sub> | Pulse skew <sup>(3)</sup> | C <sub>L</sub> = 150 pF to 2500 pF,<br>See Figure 3 | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$ | | 300 | | ns | | SR(tr) | Slew rate, transition region | $C_L = 50 \text{ pF to } 1000 \text{ pF},$<br>$V_{CC} = 5 \text{ V}$ | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$ | 3 | 6 | 30 | V/µs | <sup>(1)</sup> Test conditions are C1–C4 = 0.1 $\mu$ F at $V_{CC}$ = 5 V $\pm$ 0.5 V. ## **ESD Protection** | PIN | TEST CONDITIONS | TYP | UNIT | |-----------|------------------|-----|------| | DOUT, RIN | Human-Body Model | ±15 | kV | <sup>(2)</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , and $T_A = 25^{\circ}\text{C}$ . <sup>(3)</sup> Short-circuit durations should be controlled to prevent exceeding the device absolute power dissipation ratings, and not more than one output should be shorted at a time. <sup>(2)</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , and $T_A = 25^{\circ}\text{C}$ . <sup>(3)</sup> Pulse skew is defined as |t<sub>PLH</sub> - t<sub>PHL</sub>| of each channel of the same device. # **TRS211** 5-V MULTICHANNEL RS-232 LINE DRIVER/RECEIVER SLLS811-JULY 2007 ## **RECEIVER SECTION** # Electrical Characteristics(1) WITH ±15-kV ESD PROTECTION over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 6) | | PARAMETER | TES | T CONDITIONS | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |------------------|---------------------------------------------------------|---------------------------|----------------------------|-----|-----------------------|-----|------| | $V_{OH}$ | High-level output voltage | $I_{OH} = -1 \text{ mA}$ | | 3.5 | V <sub>CC</sub> - 0.4 | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OH</sub> = 1.6 mA | | | | 0.4 | V | | $V_{IT+}$ | Positive-going input threshold voltage | V <sub>CC</sub> = 5 V, | T <sub>A</sub> = 25°C | | 1.7 | 2.4 | V | | $V_{\text{IT-}}$ | Negative-going input threshold voltage | $V_{CC} = 5 V$ , | $T_A = 25^{\circ}C$ | 0.8 | 1.2 | | V | | V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) | | | 0.2 | 0.5 | 1 | V | | r <sub>i</sub> | Input resistance | V <sub>CC</sub> = 5 V, | T <sub>A</sub> = 25°C | 3 | 5 | 7 | kΩ | | | Output leakage current | $\overline{EN} = V_{CC},$ | 0 ≤ ROUT ≤ V <sub>CC</sub> | | ±0.05 | ±10 | μa | <sup>(1)</sup> Test conditions are C1–C4 = 0.1 $\mu$ F at V<sub>CC</sub> = 5 V $\pm$ 0.5 V. (2) All typical values are at V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. # Switching Characteristics<sup>(1)</sup> over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |---------------------|---------------------------------------------------|------------------------------------------|---------------------|-----|--------------------|-----|------| | t <sub>PLH(R)</sub> | Propagation delay time, low- to high-level output | $C_L = 150 \text{ pF},$ | See Figure 4 | | 0.5 | 10 | μs | | t <sub>PHL(R)</sub> | Propagation delay time, high- to low-level output | $C_L = 150 \text{ pF},$ | See Figure 4 | | 0.5 | 10 | μs | | t <sub>en</sub> | Output enable time | C <sub>L</sub> = 150 pF,<br>See Figure 5 | $R_L = 1 k\Omega$ , | | 600 | | ns | | t <sub>dis</sub> | Output disable time | C <sub>L</sub> = 150 pF,<br>See Figure 5 | $R_L = 1 k\Omega$ , | | 200 | | ns | | t <sub>sk(p)</sub> | Pulse skew <sup>(3)</sup> | See Figure 3 | | | 300 | | ns | <sup>(1)</sup> Test conditions are C1–C4 = 0.1 $\mu$ F at $V_{CC}$ = 5 V $\pm$ 0.5 V. (2) All typical values are at $V_{CC}$ = 5 V, and $T_A$ = 25°C. (3) Pulse skew is defined as $|t_{PLH} - t_{PHL}|$ of each channel of the same device. ## PARAMETER MEASUREMENT INFORMATION Figure 1. Shutdown Current Test Circuit ## PARAMETER MEASUREMENT INFORMATION (continued) - A. C<sub>L</sub> includes probe and jig capacitance. - B. The pulse generator has the following characteristics: PRR = 120 kbit/s, $Z_O = 50 \Omega$ , 50% duty cycle, $t_r \le 10$ ns, $t_f \le 10$ ns. Figure 2. Driver Slew Rate and Propagation Delay Times - A. $C_L$ includes probe and jig capacitance. - B. The pulse generator has the following characteristics: PRR = 120 kbit/s, $Z_O$ = 50 $\Omega$ , 50% duty cycle, $t_r \le$ 10 ns, $t_f \le$ 10 ns. Figure 3. Driver Pulse Skew - A. C<sub>L</sub> includes probe and jig capacitance. - B. The pulse generator has the following characteristics: $Z_0 = 50 \Omega$ , 50% duty cycle, $t_f \le 10$ ns. $t_f \le 10$ ns. Figure 4. Receiver Propagation Delay Times SLLS811-JULY 2007 # PARAMETER MEASUREMENT INFORMATION (continued) - A. C<sub>L</sub> includes probe and jig capacitance. - B. The pulse generator has the following characteristics: $Z_0 = 50 \Omega$ , 50% duty cycle, $t_r \le 10 \text{ ns}$ , $t_f \le 10 \text{ ns}$ . - C. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - D. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. Figure 5. Receiver Enable and Disable Times ## **APPLICATION INFORMATION** $<sup>^{\</sup>dagger}$ C3 can be connected to $V_{CC}$ or GND. - A. Resistor values shown are nominal. - B. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown. Figure 6. Typical Operating Circuit and Capacitor Values SLLS811-JULY 2007 ## **APPLICATION INFORMATION (continued)** ## **Capacitor Selection** The capacitor type used for C1–C4 is not critical for proper operation. The TRS211 requires 0.1- $\mu$ F capacitors, although capacitors up to 10 $\mu$ F can be used without harm. Ceramic dielectrics are suggested for the 0.1- $\mu$ F capacitors. When using the minimum recommended capacitor values, make sure the capacitance value does not degrade excessively as the operating temperature varies. If in doubt, use capacitors with a larger (e.g., 2×) nominal value. The capacitors' effective series resistance (ESR), which usually rises at low temperatures, influences the amount of ripple on V+ and V-. Use larger capacitors (up to 10 $\mu$ F) to reduce the output impedance at V+ and V-. Bypass $V_{CC}$ to ground with at least 0.1 $\mu$ F. In applications sensitive to power-supply noise generated by the charge pumps, decouple $V_{CC}$ to ground with a capacitor the same size as (or larger than) the charge-pump capacitors (C1–C4). ## **Electrostatic Discharge (ESD) Protection** TI TRS211 devices have standard ESD protection structures incorporated on the pins to protect against electrostatic discharges encountered during assembly and handling. In addition, the RS232 bus pins (driver outputs and receiver inputs) of these devices have an extra level of ESD protection. Advanced ESD structures were designed to successfully protect these bus pins against ESD discharge of $\pm 15$ kV when powered down. ## **ESD Test Conditions** ESD testing is stringently performed by TI, based on various conditions and procedures. Please contact TI for a reliability report that documents test setup, methodology, and results. ## **Human-Body Model (HBM)** The HBM of ESD testing is shown in Figure 7. Figure 8 shows the current waveform that is generated during a discharge into a low impedance. The model consists of a 100-pF capacitor charged to the ESD voltage of concern and subsequently discharged into the DUT through a 1.5-k $\Omega$ resistor. Figure 7. HBM ESD Test Circuit ## **APPLICATION INFORMATION (continued)** Figure 8. Typical HBM Current Waveform # **Machine Model (MM)** The MM ESD test applies to all pins, using a 200-pF capacitor with no discharge resistance. The purpose of the MM test is to simulate possible ESD conditions that can occur during the handling and assembly processes of manufacturing. In this case, ESD protection is required for all pins, not just RS-232 pins. However, after PC board assembly, the MM test no longer is as pertinent to the RS-232 pins. # PACKAGE OPTION ADDENDUM 10-Jun-2014 ## **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------| | TRS211CDB | ACTIVE | SSOP | DB | 28 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TRS211C | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Jun-2014 DW (R-PDSO-G28) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AE. SMALL OUTLINE PACKAGE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-150. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.