# Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceed the OCM data sheet. ## **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-35835 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. ## SN54AS866, SN74AS866 8-BIT MAGNITUDE COMPARATORS D2661, DECEMBER 1982-REVISED MAY 1986 17 P < Qout 16 P > Qout 15 OLE - Package Options Include Plastic "Small Outline" Packages, Both Plastic and Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs - Input and Output Latches with Active-High Enables - Fast Compare to Zero - Arithmetic and Logical Comparison - Open-Collector P = Q Output - Dependable Texas Instruments Quality and Reliability #### description These Advanced Schottky devices are capable of performing high-speed arithmetic or logical comparisons on two 8-bit binary or two's complement words. Three fully decoded decisions about words P and Q are externally available at the outputs. These devices are fully expandable to any word length by connecting the totem pole P>Q and P<Q outputs of each stage to the P>Q and P<Q inputs of the next higher-order stage. The cascading paths are implemented with only a two-gate-level delay to reduce overall comparison times for long words. The open-collector P=Q output may be wire-ANDed together. Both input words P and Q plus all three outputs $(P>Q,\ P<Q,\ and\ P=Q)$ are equipped with latches to provide the designer with temporary data storage for avoiding race conditions. The enable circuitry is implemented with minimal delay times to enhance performance when the devices are cascaded for longer word lengths. Each latch is transparent when the appropriate latch enable, PLE, QLE, or OLE is high. The enable inputs PLE and QLE and data inputs P and Q utilize p-n-p input transistors to reduce the low-level input current requirement to typically $-0.25\ \text{mA}$ , which minimizes loading effects. (TOP VIEW) 28 VCC QLE 🛛 1 27 CLRQ L/Ā □2 P < Qin 3 26 PLE 25 P7 P>Qin **Q**7 □5 24 P6 23 P5 Q6 □ 7 22 P4 Q5 04 [ 21 P3 8 20 P2 Q3 ∏9 19 P1 Q2 []10 Q1 🕅 11 18 PO SN54AS866 . . . JD PACKAGE SN74AS866 . . . N PACKAGE SN54AS866 . . . FK PACKAGE SN74AS866 . . . FN PACKAGE (TOP VIEW) αо П P = Qout []13 GND [ 12 ä ä P<( L/Ā ŊБ 25∏ P7 Ω7 P6 Q6 🖺6 24 P5 23 Q5 7 Ρ4 22 Q4 🛮 8 α3 **∏**9 21∏ Р3 20∏ P2 Q2 []10 19∏ P1 Q1 D11 12 13 14 15 16 17 18 OLE < Qout GND P > Qout The Q register may be cleared to zero for a fast comparison of the P word to zero. The SN54AS866 is characterized for operation over the full military temperature range of -55 °C to 125 °C. The SN74AS866 is characterized for operation from 0 °C to 70 °C. # logic symbol† <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### **FUNCTION TABLE** | COMPARISON | L/Ā | DATA INPUTS | INP | UTS | OUTPUTS | | | |------------|-----|--------------|-------|-------|---------|-------|-------| | COMPARISON | L/A | PO-P7, Q0-Q7 | P > Q | P < Q | P > Q | P < Q | P = 0 | | Logical | Н | P > Q | X | Х | _ н | L | L | | Logical | Н | P < Q | × | Х | L | Н | Ł | | Logical | н | P=Q | L | L | L | L | Н | | Logical | Н | P=Q | L | Н | L | Н | Ł | | Logical | Н | P=Q | Н | L | н | L | L | | Logical | Н | P = Q | н | н | Н | Н | L | | Arithmetic | L | P AG Q | Х | Х | н | L | L | | Arithmetic | L | Q AG P | х | Х | · L | Н | L | | Arithmetic | L | P=Q | L | L | L | L | Н | | Arithmetic | L | P=Q | L | Н | L | н | L | | Arithmetic | L | P=Q | Н | Ĺ | Н | L | L | | Arithmetic | L | P=Q | Н | Н | Н | Н | L | AG = arithmetically greater than # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC | 7 V | |-------------------------------------------------|----------------| | Input voltage | 7 V | | Off-state output voltage, P = Q output | 7 V | | Operating free-air temperature range: SN54AS866 | -55°C to 125°C | | SN74AS866 | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | ## recommended operating conditions | PARAMETER | | SI | SN54AS866 | | | SN74AS866 | | | |-----------------|-----------------------------------------------------|------|-----------|-----|-----|-----------|-----|------| | | | MIN | MOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | > | | VIH | High-level input voltage | 2 | | | 2 | | | ٧ | | VIL | Low-level input voltage | | | 0.8 | | | 0.8 | V | | ЮН | High-level output current, all outputs except P = Q | | | - 2 | | | - 2 | mΑ | | Voн | High-level output voltage, P=Q output | | | 5.5 | | | 5.5 | , V | | loL | Low-level output current | | | 20 | | | 20 | mA | | t <sub>su</sub> | Setup time to PLE, QLE, OLE | 2 | | | 2 | | | | | th | Hold time after PLE, QLE, OLE↓ | 4 | 4 | | 4 | | | ns | | TA | Operating free-air temperature | - 55 | | 125 | 0 | | 70 | °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETED | TEST CONDITIONS | | SN | 54AS86 | 6 | SN74AS866 | | | | |-----------------|----------------|-------------------------------|-----------------------------|-----|------------------|-------|-----------|------------------|------|------| | | PARAMETER | | | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> 18 mA | | | - 1.2 | | | 1.2 | V | | Vон | P > Q, P < Q | V <sub>CC</sub> = 4.5 V to 5. | 5 V, I <sub>OH</sub> = 2 mA | Vcc | 2 | | Vcc | 2 | | | | Юн | P : Q only | V <sub>CC</sub> - 4.5 V, | V <sub>OH</sub> - 5.5 V | | | 0.25 | | | 0.25 | mA | | V <sub>OL</sub> | | V <sub>CC</sub> = 4.5 V. | I <sub>OL</sub> = 20 mA | Τ | 0.35 | 0.5 | Γ | 0.35 | 0.5 | V | | - Iţ | | V <sub>CC</sub> = 5.5 V, | V <sub>1</sub> = 7 V | | | 0.1 | | | 0.1 | mΑ | | 1 | L₁Ã, OLE | V <sub>CC</sub> 5.5 V. | V 2.7.V | | | 40 | | | 40 | | | IН | Others | | V <sub>I</sub> - 2.7 V | | | 20 | | | 20 | μΑ | | | L/Ā, OLE, | | | | | | | | | | | | P > Qin, | | | | | - 4 | | | - 4 | | | III. | P < Qin | V <sub>CC</sub> - 5.5 V, | V <sub>I</sub> = 0.4 V | | | | | | mA | | | | CLRO | | | | | - 2 | | | - 2 | | | | P, Q, PLE, QLE | | | | - 0.25 | 1 | | 0.25 | - 1 | | | 10‡ | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> - 2.25 V | 20 | | 112 | 20 | | 112 | mΑ | | lcc | | V <sub>CC</sub> = 5.5 V, | See Note 1 | | 160 | 240 | | 160 | 240 | mA | $<sup>^{\</sup>dagger}All$ typical values are at VCC $^{-}$ 5 V, $T_{A}\approx25\,^{o}C.$ ## switching characteristics (see Note 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ $C_L = 50 \text{ pF},$ $R_L = 500 \Omega,$ $T_A = \text{MIN to MAX}$ SN54AS866 SN74AS866 | | | | | | UNIT | |------------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|------|------| | | | | MIN | TYP | MAX | MIN | TYP† | MAX | 1 | | tPLH | L/Ā | | 1 | 8.5 | 14 | 1 | 8.5 | 13 | | | t <sub>PHL</sub> | L/A | | 1 | 7.5 | 14 | 1 | 7.5 | 13 | ns | | tPLH | P < Q, | 1 | 1 | 5 | 10 | 1 | 5 | 8 | ns | | t <sub>PHL</sub> | P > Q | P < Q, | 1 | 5.5 | 10 | 1 | 5.5 | 8 | 115 | | <sup>t</sup> PLH | Any P or Q | P > Q | 1 | 13.5 | 21 | 1 | 13.5 | 17.5 | ns | | <sup>t</sup> PHL | Data Input | | 1 | 10 | 17 | 1 | 10 | 15 | 1115 | | tPLH | CLRO | | 1 | 16 | 21 | 1 | 16 | 20 | ns | | <sup>t</sup> PHL | CERU | | 1 | 12 | 17 | i | 12 | 16 | ,15 | | PARAMETER | FROM<br>(INPUT) | | | $V_{CC}$ = 4.5 V to 5.5 V.<br>$C_L$ = 50 pF,<br>$T_A$ = 280 $\Omega$ .<br>$T_A$ = MIN to MAX | | | | | | | |------------------|-----------------|-------|-----|----------------------------------------------------------------------------------------------|-----|-----|------------------|-----|-------|--| | | | | S | N54AS | 366 | | N74AS | 366 | 1 | | | | | | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | 1 | | | tPLH | P < Q. | Ρ - Q | 1 | 6.5 | 12 | 1 | 6.5 | 11 | | | | <sup>t</sup> PHL | P > Q | P - U | 1 | 8 | 14 | . 1 | 8 | 13 | ns | | | tPLH . | Any P or Q | Ρ = Q | 1 | 10 | 15 | 1 | 10 | 14 | ns | | | †PHL | Data Input | P = U | 1 | 9 | 14 | 1 | 9 | 13 | 1 ''' | | | t <sub>PLH</sub> | CLRQ | P Q | 1 | 12 | 17 | 1 | 12 | 16 | ns | | | tPHL | CLNQ | " " | 1 | 13 | 18 | 1 | 13 | 17 | ] ''' | | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC}$ = 5 V, $T_{A}$ = 25 °C. NOTE 2: Load circuit and voltage waveforms are shown in Section 1. <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit, I<sub>OS</sub>. NOTE 1: I<sub>CC</sub> is measured with all inputs high except L/A, which is low. ### TYPICAL APPLICATION DATA This sequence of comparisons illustrates how the $\overline{\text{CLRQ}}$ function can be used to perform dual comparisons of the varying P terms (P0, P1, etc.). When $\overline{\text{CLRQ}}$ is high, the P term is compared to the Q term. When $\overline{\text{CLRQ}}$ is taken low, the P term is compared to zero. This or similar sequences can enhance performance and reduce package count to perform value range checks. FIGURE 1. MAGNITUDE COMPARISONS COMBINED WITH QUICK COMPARISONS TO ZERO (RANGE VERIFICATIONS)