# Double Data Rate (DDR3) SDRAM Controller IP Core # **User Guide** #### **Disclaimers** Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS and with all faults, and all risk associated with such information is entirely with Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice's product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice. # **Contents** | 4 | cronyms | In This Document | 6 | |----|---------|--------------------------------------------------------------|----| | L. | Intro | duction | 7 | | | 1.1. | Quick Facts | | | | 1.2. | Features | | | 2. | Funct | tional Description | 10 | | | 2.1. | Overview | | | | 2.2. | DDR3 MC Module | | | | 2.2.1. | . Command Decode Logic | 11 | | | 2.2.2 | Command Application Logic | 11 | | | 2.2.3 | On-Die Termination | 11 | | | 2.3. | DDR3 PHY Module | 12 | | | 2.3.1. | . Initialization Module | 12 | | | 2.3.2 | Write Leveling | 12 | | | 2.3.3 | . Read Training | 12 | | | 2.4. | Selecting READ_PULSE_TAP Value (Only for LatticeECP3 Device) | 14 | | | 2.4.1 | | | | | 2.5. | Signal Descriptions | | | | 2.6. | Using the Local User Interface | | | | 2.6.1 | | | | | 2.6.2 | | | | | 2.6.3 | | | | | 2.6.4 | | | | | 2.6.5 | | | | | 2.6.6 | | | | | 2.6.7 | | | | | 2.6.8 | • • | | | | | Local-to-Memory Address Mapping | | | | 2.8. | Mode Register Programming | | | 3. | Parar | neter Settings | | | | 3.1. | Type Tab | | | | 3.1.1. | | | | | 3.1.2 | / 6 | | | | 3.1.3 | • | | | | 3.1.4 | | | | | 3.1.5 | 0 | | | | 3.1.6. | | | | | 3.2. | Setting Tab | | | | 3.2.1. | | | | | 3.2.2. | | | | | 3.2.3 | | | | | 3.2.4 | 0- | | | | 3.3. | Memory Device Timing Tab | | | | 3.3.1 | · · · / · · <b>)</b> · · · · · · · · · · · · · · · · · · · | | | | 3.3.2 | | | | | 3.4. | Pin Selection Tab | | | | 3.4.1. | · · · · , · · · · · · · · · · · · · · · | | | | 3.4.2 | | | | | 3.4.3 | | | | | 3.4.4 | | | | | 3.4.5 | | | | | 3.5. | Design Tools Options and Info Tab | | | | 3.5.1. | , , , | | | | 3.5.2 | Support ModelSim | 38 | | | | | | | 3.5.3. Support ALDEC | | |--------------------------------------------------------------------------------------------|----| | 3.5.4. Memory I/F Pins | 38 | | 3.5.5. User I/F Pins | 39 | | 4. IP Core Generation and Evaluation for LatticeECP3 DDR3 | 40 | | 4.1. Getting Started | | | 4.2. IPexpress-Created Files and Top Level Directory Structure | | | 4.2.1. DDR3 Memory Controller IP File Structure | | | 4.2.2. Simulation Files for IP Evaluation | | | 4.3. Hardware Evaluation | | | 4.3.1. Enabling Hardware Evaluation in Diamond: | | | 4.4. Updating/Regenerating the IP Core | | | 5. IP Core Generation and Evaluation for ECP5 DDR3 | | | 5.1. Getting Started | | | 5.2. Created Files and IP Top Level Directory Structure | | | 5.3.1. Top-level Wrapper | | | 5.3.2. Clock Synchronization Module | | | 5.4. Simulation Files for IP Evaluation | | | 5.4.1. Test Bench Top | | | 5.4.2. Obfuscated Controller Simulation Model | | | 5.4.3. Command Generator | | | 5.4.4. Monitor | | | 5.4.5. Test Bench Configuration Parameter | | | 5.4.6. Memory Model | | | 5.4.7. Memory Model Parameter | | | 5.4.8. Evaluation Script File | | | 5.4.9. Note on Shortening Simulation Run Time | | | 5.5. Hardware Evaluation | | | 5.5.1. Enabling Hardware Evaluation in Diamond | | | 5.6. Regenerating/Recreating the IP Core | | | 5.6.1. Regenerating an IP Core in Clarity Designer Tool | | | 5.6.2. Recreating an IP Core in Clarity Designer Tool | | | 6. Application Support | | | 6.1. Understanding Preferences | | | 6.1.1. FREQUENCY Preferences | | | 6.1.2. MAXDELAY NET | | | 6.1.3. MULTICYCLE/BLOCK PATH | | | 6.1.4. IOBUF | | | 6.1.5. LOCATE | | | 6.2. Handling DDR3 IP Preferences in User Designs | | | 6.3. Reset Handling | | | 6.4. Dummy Logic Removal | 60 | | 6.5. Top-level Wrapper File Only for Evaluation Implementation | | | 6.6. Top-level Wrapper file for All Simulation Cases and Implementation in a User's Design | | | 6.7. RDIMM Module Support | | | 7. Core Validation | 62 | | References | 63 | | Technical Support Assistance | 63 | | Appendix A. Resource Utilization | | | ECP5 Devices | | | LatticeECP3 Devices | | | Appendix B. Lattice Device Versus DDR3 IP Matrix | | | Appendix C. LatticeECP3 DDR3 IP Locate Constraints | | | | | | Revision History | 69 | # **Figures** | Figure 2.1. DDR3 SDRAM Controller Block Diagram | 10 | |--------------------------------------------------------------------------------------------|----| | Figure 2.2. Timing of Memory Initialization Control | 18 | | Figure 2.3. Timing of Command and Address | 20 | | Figure 2.4. One-Clock vs. Two-Clock Write Data Delay | 21 | | Figure 2.5. User-Side Read Operation | | | Figure 2.6. Local-to-Memory Address Mapping for Memory Access | 24 | | Figure 2.7. Mapped Address for the Example | | | Figure 2.8. User-to-Memory Address Mapping for MR Programming | 25 | | Figure 3.1. DDR3 SDRAM Controller IP Core Type Options in the IPexpress Tool | | | Figure 3.2. DDR3 SDRAM IP Core Setting Options in the IPexpress Tool | | | Figure 3.3. DDR3 SDRAM IP Core Memory Device Timing Options in the IPexpress Tool | | | Figure 3.4. DDR3 SDRAM IP Core Pin Selection Options in the IPexpress Tool | | | Figure 3.5. DDR3 SDRAM IP Core Design Tools Options and Info Options in the IPexpress Tool | | | Figure 4.1. IPexpress Tool Dialog Box | 40 | | Figure 4.2. Configuration Interface | | | Figure 4.3. LatticeECP3 DDR3 Core Directory Structure | | | Figure 4.4. File Structure of DDR3 Memory Controller IP | | | Figure 4.5. Simulation Structure for DDR3 Memory Controller Core Evaluation | | | Figure 5.1. Clarity Designer Tool Dialog Box | 49 | | Figure 5.2. Clarity Designer IP Catalog Window | | | Figure 5.3. IP Generation Dialog Box | | | Figure 5.4. IP Configuration Interface | | | Figure 5.5. ECP5 DDR3 Core Directory Structure | | | Figure 5.6. File Structure of DDR3 Memory Controller IP | | | Figure 5.7. Simulation Structure for DDR3 Memory Controller Core Evaluation | | | | | | Tables | | | Table 1.1. DDR3 IP Core Quick Facts for ECP5 <sup>1, 2</sup> | | | Table 1.2. DDR3 IP Core Quick Facts for LatticeECP3 | | | Table 2.1. DDR3 SDRAM Memory Controller Top-Level I/O List | | | Table 2.2. Local User Interface Functional Groups | | | Table 2.3. Defined User Commands | 20 | | Table 2.4. Address Mapping Example | | | Table 2.5. Transmit MAC Statistics Vector | | | Table 2.6. Initialization Default Values for Mode Register Setting | | | Table 3.1. IP Core Parameters | | | Table 4.1. File List | | | Table 5.1. IPexpress File List | | | Table A.1. Performance and Resource Utilization <sup>1, 4</sup> | | | Table A.2. Performance and Resource Utilization <sup>1, 2, 4</sup> | | | Table C.1. Left Side Second Clock Input Pin Locations (LatticeECP3-150; LatticeECP3-95) | | | Table C.2. Left Side Second Clock Input Pin Locations (LatticeECP3-70; LatticeECP3-35) | | | Table C.3. Right Side Second Clock Input Pin Locations (LatticeECP3-150; LatticeECP3-95) | | | Table C.4. Right Side Second Clock Input Pin Locations (LatticeECP3-70; LatticeECP3-35) | 68 | # **Acronyms in This Document** A list of acronyms used in this document. | Acronym | Definition | |---------|------------------------------------------| | CAS | Column Access Strobe | | CAL | Command Application Logic | | CDL | Command Decode Logic | | CSM | Clock Synchronization Module | | DDR3 | Double Data Rate | | DIMM | Dual In-line Memory Module | | DPL | Data Path Logic | | DQS | Data Strobe | | FPGA | Field-Programmable Gate Array | | 1/0 | Input/Output | | IP | Intellectual Property | | LUT | Lookup Table | | ODT | On-Die Termination | | PCB | Printed Circuit Board | | RDIMM | Registered Memory | | SDR | Single Data Rate | | SDRAM | Synchronous Dynamic Random-Access Memory | | TDQS | Termination Data Strobe | | UDIMM | Unregistered Memory | # 1. Introduction The Lattice Semiconductor Double Data Rate (DDR3) Synchronous Dynamic Random Access Memory (SDRAM) Controller is a general-purpose memory controller that interfaces with industry standard DDR3 memory devices/modules compliant with JESD209-3, DDR3 SDRAM Standard, and provides a generic command interface to user applications. DDR3 SDRAM is the next-generation DDR SDRAM memory technology, which features faster speed, mitigated SSO, and reduced routing due to *fly-by* routing signals to SDRAM instead of low skew tree distribution. This core reduces the effort required to integrate the DDR3 memory controller with the remainder of the application and minimizes the need to directly deal with the DDR3 memory interface. # 1.1. Quick Facts Table 1.1 provides quick facts about the DDR3 SDRAM Controller IP core ECP5™ devices. Table 1.1. DDR3 IP Core Quick Facts for ECP5<sup>1, 2</sup> | | | | DDR3 IP Configuration | | | | | | | | |-------------------------|----------------------------|--------------------------------|-----------------------|---------|-------------|----------------------|---------------|---------|---------|---------| | | | x8 4Gb | 0 | FPGA Families<br>Supported | | ECP5 | | | | | | | | | Core<br>Requirements | Minimal | LFE5UM- | Requirements | Device | 25F- | 25F- | 45F- | 45F- | 45F- | 85F- | 85F- | 85F- | 85F- | | | Needed <sup>1</sup> | 6MG285C | 6BG381C | 6MG285C | 6BG381C | 6BG554C | 6MG285C | 6BG381C | 6BG554C | 6BG756C | | | Targeted Device | LFE5UM-85F-8BG756C | | | | | | | | | | _ | Data Path Width | 16 | 32 | 16 | 32 | 40 | 16 | 32 | 40 | 56 | | Resource<br>Utilization | LUTs | 2650 | 2950 | 2650 | 2950 | 3000 | 2650 | 2950 | 3000 | 3250 | | Otilization | sysMEM™ EBRs | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Registers | 1900 | 2250 | 1900 | 2250 | 2450 | 1900 | 2250 | 2450 | 2850 | | | Lattice<br>Implementation | Lattice Diamond® 3.10 | | | | | | | | | | Design Tool | Synthesis | | | Sy | nopsys® S | ynplify Pro | ® for Lattice | ! | | | | Support | Cinaulation | | | Alde | ec® Active- | HDL <sup>™</sup> 9.3 | Lattice Editi | on | | | | | Simulation | Mentor Graphics® ModelSim® 6.6 | | | | | | | | | #### Notes: - 1. Device configuration x8 is considered. For x4 or x16 configurations, the minimal device may be different. - The LFE5U and LFE5UM devices have the same Resource Utilization values. Table 1.2 provides quick facts about the DDR3 SDRAM Controller IP core LatticeECP3™ devices. # Table 1.2. DDR3 IP Core Quick Facts for LatticeECP3 | | | | DDR3 IP Configuration | | | | | | | | |----------------------|----------------------------|---------------------|------------------------------|---------|--------------|-------------|--------------|---------|---------|----------| | | | x8 2cs | x16 2cs | x24 2cs | x32 2cs | x40 2cs | x48 2cs | x56 2cs | x64 2cs | x72 2cs | | Cama | FPGA Families<br>Supported | | | | L | atticeECP3 | | | | | | Core<br>Requirements | Minimal | LFE3- | nequirements | Device | 17EA- | 17EA- | 17EA- | 17EA- | 17EA- | 35EA- | 35EA- | 70EA- | 70EA- | | | Needed | 6FTN256C | 6FTN256C | 6MG328C | 6FN484C | 6FN484C | 6FN484C | 6FN672C | 6FN672C | 6FN1156C | | | Targeted Device | | | | LFE3-1 | 50EA-8FN1 | L156C | | | | | Resource | Data Path<br>Width | 8 | 16 | 24 | 32 | 40 | 48 | 56 | 64 | 72 | | Utilization | LUTs | 2519 | 2661 | 2820 | 2934 | 2890 | 2968 | 3080 | 3212 | 3348 | | | sysMEM EBRs | 0 | | | | | | | | | | | Registers | 1764 | 2129 | 2467 | 2803 | 2685 | 2886 | 3112 | 3320 | 3469 | | | Lattice<br>Implementation | Lattice Diamond 3.3 | | | | | | | | | | Design Tool | Synthesis | | | Synopsy | s Synplify P | ro for Latt | ice I-2014.0 | 03L-SP1 | | | | Support | Simulation | | | Alde | c Active-HI | DL 9.3 SP1 | Lattice Edit | tion | | | | | SimulatiOff | | Mentor Graphics ModelSim 6.6 | | | | | | | | # 1.2. Features The DDR3 SDRAM Controller IP core supports the following features: - Support for all ECP5 devices (LFE5U/LFE5UM) and all LatticeECP3 EA devices - Interfaces to industry standard DDR3 SDRAM components and modules compliant with JESD79-3, DDR3 SDRAM Standard - Interfaces to DDR3 SDRAM at speeds of up to 400 MHz/800 Mbps in –8 speed grade ECP5 devices and –9 speed grade LatticeECP3 devices - Memory data path widths of -8, -16, -24, -32, -40, -48, -56, -64, and -72 bits - x4, x8, and x16 device configurations - Single UDIMM or RDIMM DDR3 module - One DIMM and up to two ranks per DIMM (up to two chip select). - Programmable burst lengths of 8 (fixed), chopped 4 or 8 (on-the-fly), or chopped 4 (fixed) - Programmable CAS latency - Programmable CAS write latency - Read burst type of nibble sequential or interleave - Automatic DDR3 SDRAM initialization and refresh - Automatic write leveling for each DQS for DIMM applications. Option to switch off write leveling for on-board memory applications. - Automatic read training for each DQS - Power Down Mode - Dynamic On-Die Termination (ODT) controls - Termination Data Strobe (TDQS) for x8 widths only - I/O primitives manage read skews (read leveling equivalent) - Automatic programmable interval refresh or user initiated refresh - Option for controlling memory reset outside the controller # 2. Functional Description This chapter provides a functional description of the DDR3 SDRAM Controller IP core. #### 2.1. Overview The DDR3 memory controller consists of two major parts: controller core logic module and I/O logic module. This section briefly describes the operation of each of these modules. Figure 2.1 provides a high-level block diagram illustrating the main functional blocks and the technology used to implement the DDR3 SDRAM Controller IP core functions. Figure 2.1. DDR3 SDRAM Controller Block Diagram The DDR3 memory controller consists of three sub modules: Memory Controller (MC) module, Physical Interface (PHY) module, and Clock Synchronization Module (CSM). This section briefly describes the operation of each of these modules. The DDR3 PHY modules provide the PHY interface to the memory device. This block mostly consists of LatticeECP3 or ECP5 device DDR I/O primitives supporting compliance to DDR3 electrical and timing requirements. In addition, this module consists of the logic for memory initialization, write leveling, read training and write/read data path. Along with the DDR3 SDRAM Controller IP core, a separate module, called the Clock Synchronization Module (CSM), is also provided. The CSM generates all the clock signals, such as system clock (SCLK) and edge clock (ECLK) for the IP core The CSM logic ensures that the domain crossing margin between ECLK to SCLK stays the same for the IDDR and ODDR buses that produce 2:1 gearing. Without proper synchronization, the bit order on different elements might be off-sync with each other and the entire bus is scrambled. The clock synchronization ensures that all DDR components start from exactly the same edge clock cycle. For 400 MHz DDR3 memory clock operation, the MC module operates with a 200 MHz system clock (SCLK), the I/O logic works with a 400 MHz edge clock (ECLK). The combination of this operating clock ratio and the double data rate transfer leads to a user side data bus that is four times the width of the memory side data bus. For example, a 32-bit memory side data width requires a 128-bit read data bus and a128-bit write data bus at the user side interface. # 2.2. DDR3 MC Module ## 2.2.1. Command Decode Logic The Command Decode Logic (CDL) block accepts user commands from the local interface and decodes them to generate a sequence of internal memory commands depending on the current command and the status of current bank and row. The intelligent bank management logic tracks the open/close status of every bank and stores the row address of every opened bank. The controller implements a command pipeline to improve throughput. With this capability, the next command in the queue is decoded while the current command is presented at the memory interface. #### 2.2.2. Command Application Logic The Command Application Logic (CAL) block accepts the decoded internal command sequence from the Command Decode Logic and translates each sequence into memory commands that meet the operational sequence and timing requirements of the memory device. The CDL and CAL blocks work in parallel to fill and empty the command queue respectively. #### 2.2.3. On-Die Termination The ODT feature is designed to improve the signal integrity of the memory channel by allowing the DDR3 SDRAM controller to independently turn on or turn off the termination resistance for any or all DDR3 SDRAM devices. #### 2.3. DDR3 PHY Module The DDR3 PHY module implements soft logic in the FPGA fabric for initialization, write leveling, read training and read/write data paths, and hard logic, called DDR3 I/O modules, for 1:2 clock gearing and DDR3 memory interface. The DDR3 I/O modules are LatticeECP3 or ECP5 device hardware primitives that directly interface with the DDR3 memory. These primitives implement all of the interface signals required for memory access. They convert the single data rate (SDR) data to double rate DDR3 data for write operation and perform the DDR3 to SDR conversion in read mode. #### 2.3.1. Initialization Module The Initialization block performs the DDR3 memory initialization sequence as defined by JEDEC protocol. After power on or a normal reset of the DDR3 controller, memory must be initialized before sending any command to the controller. It is your responsibility to assert the init\_start input to the DDR3 controller to start the memory initialization sequence. The completion of initialization is indicated by the init\_done output provided by this block. ## 2.3.2. Write Leveling The write leveling block adjusts the DQS-to-CLK relationship for each memory device, using the write level mode of the DDR3 SDRAM when the fly-by wiring is implemented. Write leveling is always done immediately after a memory initialization sequence if write leveling is not disabled through the user interface. When the init\_done signal is asserted after the initialization process it also indicates the completion of write leveling. Along with the assertion of init\_done, the signal wl\_err is also asserted if the write leveling process is not successful. DDR3 memory module adopted fly-by topology for the address, command, control and clock signals for better signal integrity. This reduces the number of stubs and length but it causes flight time skew between the DQS and CLK. Therefore, DDR3 needs to allow the controller to compensate for the skew of the DQS signal delays to those signals at the DDR3 DRAM side through its write leveling capability. For on-board memory applications, the user interface provides the write leveling function as a user option. When enabled, the PCB for the on-board memory application must be routed using the fly-by topology. Otherwise, write leveling failures may occur due to the lack of guaranteed DQS to CLK edge relationship at the beginning of write level training. Due to this reason, the write leveling option must be disabled if the PCB does not utilize fly-by routing for write leveling. The write leveling scheme of the DDR3 SDRAM Controller IP core follows all the steps stipulated in the JEDEC specification. For more details on write leveling, refer to the JEDEC specification JESD79-3. ## 2.3.3. Read Training For every read operation, the DDR3 I/O primitives of the ECP5 device must be initialized at the appropriate time to identify the incoming DQS preamble. Upon proper detection of the preamble, the primitive DQSBUFI extracts a clean dqs signal out of the incoming dqs signal from the memory and generates the DATAVALID output signal that indicates the correct timing window of the valid read data. The memory controller generates an internal pulse signal, READ[3:0], to the primitive DQSBUFI that is used for the above-mentioned operation. In addition to the READ[3:0] input, another input signal READCLKSEL[2:0] and an output signal, BURSTDET, of the DQSBUFI block are provided to the controller to accomplish the READ signal positioning. Due to the DQS round trip delay that includes PCB routing and I/O pad delays, proper positioning of the READ signal with respect to the incoming preamble is crucial for successful read operations. The ECP5 DQSBUFI block sup- ports a dynamic READ signal positioning function called read training that enables the memory controller to position the READ signal within an appropriate timing window by progressively shifting the READ signal and monitoring the positioning result. This read training is performed as part of the memory initialization process after the write leveling operation is complete. During the read training, the memory controller generates the READ[3:0] pulse, positions this signal using READCLKSEL[2:0] and monitors the BURSTDET output of DQSBUFI for the result of the current position. The READ signal is set high before the read preamble starts. When the READ pulse is properly positioned, the preamble is detected correctly and the BURSTDET goes high. This guarantees that the generated DATAVALID signal is indicating the correct read valid time window. The READ signal is generated in the system clock (SCLK) domain and stays asserted for the total burst length of the read operation. A minimum burst length of four on the memory bus is used in the read training process. The memory controller can determine the proper position alignment when there is not a single failure on BURSTDET assertions during the multiple trials. If there is any failure, the memory controller shifts the READ signal position and tries again until it detects no BURSTDET failure. The memory controller stores the delay value of the successful position of the READ signal for each DQS group. It uses these delay values during a normal read operation to correctly detect the preamble first, followed by the generation of DATAVALID signal. # 2.4. Selecting READ\_PULSE\_TAP Value (Only for LatticeECP3 Device) For every read operation, the DDR3 I/O primitives must be initialized at the appropriate time to identify the incoming DQS preamble in order to generate the data valid signal. For this purpose, the controller internally generates a signal called dqs read in such a way that this signal's trailing edge is positioned within the incoming DQS preamble window. Due to PCB routing delays, DIMM module routing delays and routing delays within the FPGA, the incoming DQS signal's delay varies from board to board. To compensate for this variability in DQS delay, the controller shifts the internal signal dqs read in such a way to position it within the preamble time. Each shift (step) moves the dgs read signal by one half period of the eclk (1.25 ns for 400 MHz memory clock). A port, read\_pulse\_tap, is provided in the Core top-level file ddr3\_sdram\_mem\_top\_wrapper.v for you to load the shift count for each DQS group. Each DQS group is assigned a 3-bit shift count value in this port, starting with LSB 3 bits for DQS 0. This count can be any value from 0 to 7. For the core to work properly on the board, it is recommended that the dqs\_read signal be shifted by two steps for UDIMMs, by four steps for RDIMMs or by one step for on-board memory. Since the Eval simulation environment is provided without the PCB and FPGA internal routing delays, the recommended values for Eval simulation are zero steps for UDIMMs, two steps for RDIMMs, or zero steps for on-board memory. A parameter READ\_PULSE\_TAP in ddr\_p\_eval\testbench\tests\ecp3\tb\_config\_params.v is made available to you as an example. This parameter may be loaded to the port read\_pulse\_tap with appropriate values for simulation and synthesis. In almost all cases, the recommended value is good enough for stable read operations on the board and it is highly unlikely for you to change this value. If there are frequent read errors on the board, you should try adjusting the shift count value loaded to the port read\_pulse\_tap. Should there be a need to change the READ\_PULSE\_TAP value, start with changing the value of DQS7 groups first and then move to adjacent group, if required. **Note:** The DDR3 memory controller may fail to generate or improperly generate the read\_data\_valid signal if the parameter READ\_PULSE\_TAP is not loaded to the read\_pulse\_tap input port or the values are not correct. # 2.4.1. Data Path Logic The Data Path Logic (DPL) block interfaces with the DDR3 I/O modules and is responsible for generating the read data and read data valid signals during read operations. This block implements all the logic needed to ensure that the data write/read to and from the memory is transferred to the local user interface in a deterministic and coherent manner. # 2.5. Signal Descriptions Table 2.1 describes the user interface and memory interface signals at the top level. Table 2.1. DDR3 SDRAM Memory Controller Top-Level I/O List | Port Name | Active State | I/O Type | Description | |---------------------------------|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | clk_in | N/A | Input | Reference clock to the PLL of the CSM block. | | Clock Synchronization Logic (CS | 6M) Interface | | | | sclk | N/A | Input | System clock used by controller's core module. You may use this clock for DDR3 controller interface logic. | | eclk | N/A | Input | Edge clock used by controller's PHY module. Usually twice the Frequency of sclk. | | sclk2x | N/A | Input | High-speed system clock used by controller's PHY module. Usually twice the Frequency of sclk. | | wl_rst_datapath | High | Input | Signal from the PHY to the CSM module triggering a reset to the DDR primitive. If multiple PHY IPs are implemented in a design, use an AND gate to feed the wl_rst_datapath signals from all PHY IPs and connect the output of the AND gate to the CSM module. | | dqsbufd_rst | High | Output | Signal from CSM module to the PHY to reset the DDR primitive. | | clocking_good | High | Input | Signal from CSM module indicating stable clock condition. | | Local User Interface | | | | | rst_n | Low | Input | Asynchronous reset. By default setting, this signal resets the entire IP core and the DDR3 memory when asserted. Refer to Reset Handling for more details. | | mem_rst_n | Low | Input | Asynchronous reset signal from user to reset the memory device only. This signal does not reset the memory controller. Refer to Reset Handling for more details. | | init_start | High | Input | Initialization start request. Should be asserted to initiate memory initialization either right after the power-on reset or before sending the first user command to the memory controller. Refer to Initialization Control for more details. | | cmd[3:0] | N/A | Input | User command input to the memory controller. Refer to User Commands for available commands. | | cmd_valid | High | Input | Command and address valid input. When asserted, the addr, cmd, ofly_burst_len and cmd_burst_cnt inputs are considered valid. Refer to Command and Address for more details. | | addr[ADDR_WIDTH-1:0] | N/A | Input | User read or write address input to the memory controller. Refer to Local-to-Memory Address Mapping for more details. | | cmd_burst_cnt[4:0] | N/A | Input | Command burst count input – Indicates the number of times a given read or write command is to be repeated by the controller automatically. Controller also generates the address for each repeated command sequentially as per the burst length of the command. Burst range is from 1 to 32 and "0" indicates 32 repetitions. | | Port Name | Active State | I/O Type | Description | |---------------------------------------|--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ofly_burst_len | N/A | Input | On-the-fly burst length for current command. 0 = BC4, 1 = BL8. This input is valid only if Mode Reg0 is set for on-the-fly mode. If set, this input is sampled when cmd_valid and cmd_rdy are high. | | write_data[DSIZE-1:0] | N/A | Input | Write data input from user logic to the memory controller. The user side write data width is four times the memory databus. | | data_mask[(DSIZE/8)-1:0] | High | Input | Data mask input for write data. Each bit masks a corresponding byte of local write data. | | ext_auto_ref | High | Input | Refresh request from user – This signal is available only when the External Auto Refresh Port is selected in the user interface. | | init_done | High | Output | Initialization done output – Asserted for one clock period after the core completes memory initialization and write leveling. When sampled high, the input signal init_start must be immediately deasserted at the same edge of the sampling clock. Refer to Initialization Control for more details. | | cmd_rdy | High | Output | Command ready output – When asserted, indicates that the core is ready to accept the next command and the corresponding address. This cmd_rdy signal is active for one clock period. | | datain_rdy | High | Output | Data ready output – When asserted, indicates the core is ready to receive the write data. | | read_data[DSIZE-1:0] | N/A | Output | Read data output from memory controller to the user logic. | | read_data_valid | High | Output | Read data valid output – When asserted, indicates the data on the read_data bus is valid. | | ext_auto_ref_ack | High | Output | Completion of memory refresh in response to ext_auto_ref signal assertion. This pin is available only when the External Auto Refresh Port is selected in the user interface. | | wl_err | High | Output | Write leveling error. Indicates failure in write leveling. The controller does not work properly if there is a write leveling error. This signal should be checked when init_done signal is asserted. | | rt_err | High | Output | Read Training error. Indicates failure in Read Training process. The controller does not work properly if there is a Read Training error. This signal should be checked when init_done signal is asserted. (Only for ECP5 DDR3 IP.) | | read_pulse_tap [3*(`DQS_WIDTH) - 1:0] | High | Input | Read pulse tap — Count value of 0 to 7 by which the controller's internal read pulse signal, dqs_read, is to be shifted for proper read_data_valid signal generation. Default value is 2. Three bits are allocated for each DQS. (Only for LatticeECP3 DDR3 IP.) | | Port Name | Active State | I/O Type | Description | |-------------------------------|--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DDR3 SDRAM Memory Interface | | | · | | em_ddr_reset_n | Low | Output | Asynchronous reset signal from the controller to the memory device. Asserted by the controller for the duration of power on reset or active rst_n or active mem_rst_n. Refer to Reset Handling for more details. | | em_ddr_clk[CLKO_WIDTH-1:0] | N/A | Output | Up to 400 MHz memory clock generated by the controller. | | em_ ddr_clk_n[CLKO_WIDTH-1:0] | N/A | Output | 400 MHz complimentary memory clock generated by the controller. | | em_ ddr_cke[CKE_WIDTH-1:0] | High | Output | Memory clock enable generated by the controller. | | em_ ddr_addr[ROW_WIDTH-1:0] | N/A | Output | Memory address bus – multiplexed row and column address for the memory. | | em_ ddr_ba[2:0] | N/A | Output | Memory bank address. | | em_ ddr_data[DATA_WIDTH-1:0] | N/A | In/Out | Memory bi-directional data bus. | | em_ddr_dm[(DATA_WIDTH/8)-1:0] | High | Output | DDR3 memory write data mask – to mask the byte lanes for byte-level write. | | em_ddr_dqs[DQS_WIDTH-1:0] | N/A | In/Out | Memory bi-directional data strobe. | | em_ddr_dqs_n[DQS_WIDTH-1:0] | N/A | In/Out | Memory complimentary bi-directional data strobe | | em_ddr_cs_n[CS_WIDTH-1:0] | Low | Output | Memory chip select. | | em_ddr_reset_n | Low | Output | Asynchronous reset signal from the controller to the memory device. Asserted by the controller for the duration of power on reset or active rst_n or active mem_rst_n. Refer to Reset Handling for more details. | | em_ddr_clk[CLKO_WIDTH-1:0] | N/A | Output | Up to 400 MHz memory clock generated by the controller. | | em_ddr_clk_n[CLKO_WIDTH-1:0] | N/A | Output | 400 MHz complimentary memory clock generated by the controller. | | em_ddr_cke[CKE_WIDTH-1:0] | High | Output | Memory clock enable generated by the controller. | | em_ ddr_addr[ROW_WIDTH-1:0] | N/A | Output | Memory address bus – multiplexed row and column address for the memory. | | em_ ddr_ba[2:0] | N/A | Output | Memory bank address. | | em_ ddr_data[DATA_WIDTH-1:0] | N/A | In/Out | Memory bi-directional data bus. | | em_ddr_dm[(DATA_WIDTH/8)-1:0] | High | Output | DDR3 memory write data mask – to mask the byte lanes for byte-level write. | | em_ ddr_dqs[DQS_WIDTH-1:0] | N/A | In/Out | Memory bi-directional data strobe. | | em_ddr_dqs_n[DQS_WIDTH-1:0] | N/A | In/Out | Memory complimentary bi-directional data strobe | | em_ ddr_cs_n[CS_WIDTH-1:0] | Low | Output | Memory chip select. | | em_ ddr_cas_n | Low | Output | Memory column address strobe. | | em_ ddr_ras_n | Low | Output | Memory row address strobe. | | em_ ddr_we_n | Low | Output | Memory write enable. | | em_ ddr_odt[CS_WIDTH-1:0] | High | Output | Memory on-die termination control. | # 2.6. Using the Local User Interface The local user interface of the DDR3 SDRAM Controller IP core consists of five independent functional groups: - Initialization Control - Command and Address - Data Write - Data Read - External Auto refresh Each functional group and its associated local interface signals as listed in Table 2.2. **Table 2.2. Local User Interface Functional Groups** | <b>Functional Group</b> | Signals | |-------------------------|--------------------------------------------------------------| | Initialization Control | init_start, init_done | | Command and Address | addr, cmd, cmd_rdy, cmd_valid, cmd_burst_cnt, ofly_burst_len | | Data Write | datain_rdy, write_data, data_mask | | Data Read | read_data, read_data_valid | | External Auto Refresh | ext_auto_ref, ext_auto_ref_ack | #### 2.6.1. Initialization Control DDR3 memory devices must be initialized before the memory controller can access them. The memory controller starts the memory initialization sequence when the init\_start signal is asserted by the user interface. Once asserted, the init\_start signal needs to be held high until the initialization process is completed. The output signal init\_done is asserted High for one clock cycle indicating that the core has completed the initialization sequence and is now ready to access the memory. The init\_start signal must be deasserted as soon as init\_done is sampled high at the rising edge of sclk. If the init\_start is left high at the next rising edge of sclk the memory controller takes it as another request for initialization and starts the initialization process again. Memory initialization is required only once immediately after the system reset. As part of Initialization the core performs write leveling for all the available ranks and stores the write level delay values. The memory controller ensures a minimum gap of 500 µs between em\_ddr\_reset\_n deassertion and em\_ddr\_cke assertion. It is your responsibility to ensure minimum reset duration of 200 µs. Figure 2.2 shows the timing diagram of the initialization control signals. Figure 2.2. Timing of Memory Initialization Control #### 2.6.2. Command and Address Once the memory initialization is done, the core waits for user commands in order to setup and/or access the memory. The user logic needs to provide the command and address to the core along with the control signals. The commands and addresses are delivered to the core using the following procedure. The memory controller core informs the user logic that it is ready to receive a command by asserting the cmd\_rdy signal for one cycle. If the core finds the cmd\_valid signal asserted by the user logic while its cmd\_rdy is asserted, it takes the cmd input as a valid user command. Usually, cmd\_valid is deasserted at the rising edge of the clock that samples cmd\_rdy high. The core also accepts the addr input as a valid start address or mode register programming data depending on the command type. Along with addr input the core also accepts the signals cmd\_burst\_cnt and ofly\_burst\_len. If cmd\_valid is not asserted, the cmd and addr inputs become invalid and the core ignores them. The cmd, addr, cmd\_burst\_cnt, ofly\_burst\_len and cmd\_valid inputs become don't care while cmd\_rdy is de-asserted. The cmd\_rdy signal is asserted again to accept the next command. The core is designed to ensure maximum throughput at a burst length of eight by asserting cmd\_rdy once every two-clock cycles unless the command queue is full or there is an intervention on the memory interface such as Auto-Refresh cycles. When the core is in the command burst operation, it extensively occupies the data bus. During this time, the core prevents cmd rdy from being asserted until the command burst is completed. While the core is operating in the command burst mode, it can keep maximum throughput by internally replicating the command. The memory controller repeats the given READ or WRITE command up to 32 times. The cmd\_burst\_cnt[4:0] input is used to set the number of repeats of the given command. The core allows the command burst function to access the memory addresses within the current page. When the core reaches the boundary of the current page while accessing the memory in the command burst mode, the next address that the core accesses becomes the beginning of the same page. It causes overwriting the contents of the location or reading unexpected data. Therefore, you must track the accessible address range in the current page while the command burst operation is performed. If an application requires a fixed command burst size, use of 2-, 4-, 8-, 16- or 32-burst is recommended to ensure that the command burst accesses do not cross the page boundary. When cmd burst cnt and ofly burst len is 0, the controller performs 32 commands (reads or writes). The cmd\_burst\_cnt input is sampled the same way as cmd signal. The timing of the Command and Address group is shown in Figure 2.3. The timing for burst count in Figure 2.3 shows only the sampling time of the bus. When cmd\_burst\_cnt is sampled with a value greater than 00001 and the command queue becomes full, the cmd\_rdy signal is not asserted and the memory address is automatically increased by the core until the current command burst cycle is completed. Figure 2.3. Timing of Command and Address #### 2.6.3. User Commands You can initiate a request to the memory controller by loading a specific command code in cmd input along with other information such as memory address. The command on the cmd bus must be a valid command. Lattice defines a set of valid memory commands as shown in Table 2.3. All other values are reserved and considered invalid. **Table 2.3. Defined User Commands** | Command | Mnemonic | cmd[3:0] | |---------------------------|--------------|----------| | Read | READ | 0001 | | Write | WRITE | 0010 | | Write with Auto Precharge | WRITEA | 0100 | | Powerdown Entry | PDOWN_ENT | 0101 | | Load Mode Register | LOAD_MR | 0110 | | Self Refresh Entry | SEL_REF_ENT | 1000 | | Self Refresh Exit | SEL_REF_EXIT | 1001 | | Powerdown Entry | PDOWN_EXIT | 1011 | | ZQ Calibration Long | ZQ_LNG | 1100 | | ZQ Calibration Short | ZQ_SHRT | 1101 | #### Notes: - The controller accepts only the cmd codes listed above as legal commands. Any other cmd code is discarded as invalid command. - The controller discards Self Refresh Entry or Power Down Entry command if the memory is already in Self Refresh mode or Power Down mode respectively. - The controller discards Self Refresh Exit or Power Down Exit command if the memory is already not in Self Refresh mode or Power Down mode respectively. #### 2.6.4. WRITE You can initiate a memory write operation by asserting cmd\_valid along with the WRITE or WRITEA command and the address. After the WRITE command is accepted, the memory controller core asserts the datain\_rdy signal when it is ready to receive the write data from the user logic to write into the memory. Since the duration from the time a write command is accepted to the time the datain\_rdy signal is asserted is not fixed, the user logic needs to monitor the datain\_rdy signal. Once datain\_rdy is asserted, the core expects valid data on the write\_data bus one or two clock cycles after the datain\_rdy signal is asserted. You can program the write data delay by setting desired value for <code>Data\_rdy</code> to Write data delay in the user interface, providing flexible backend application support. For example, setting the value to 2 ensures that the core takes the write data in proper time when the local user interface of the core is connected to a synchronous FIFO module inside the user logic. Figure 2.4 shows two examples of the local user interface data write timing. Both cases are in BL8 mode. The upper diagram shows the case of one clock cycle delay of write data, while the lower one displays a two clock-cycle delay case. The memory controller considers D0, DM0 through D5, DM5 valid write data. The controller decodes the addr input to extract the current row and current bank addresses and checks if the current row in the memory device is already opened. If there is no opened row in current bank, an ACTIVE command is generated by the controller to the memory to open the current row first. Then the memory controller issues a WRITE command to the memory. If there is already an opened row in the current bank and the current row address is different from the opened row, a PRECHARGE command is generated by the controller to close opened row in the bank. This is followed with an ACTIVE command to open the current row. Then the memory controller issues a WRITE command to the memory. If current row is already opened, only a WRITE command (without any ACTIVE or PRECHARGE commands) is sent to the memory. Figure 2.4. One-Clock vs. Two-Clock Write Data Delay \*Note: WrRqDDelay is Data rdy to Write data delay. #### 2.6.5. WRITEA WRITEA is treated in the same way as WRITE command except for the difference that the core issues a Write with Auto Precharge command to the memory instead of just a Write command. This causes the memory to automatically close the current row after completing the write operation. #### 2.6.6. READ When the READ command is accepted, the memory controller core accesses the memory to read the addressed data and brings the data back to the local user interface. Once the read data is available on the local user interface, the memory controller core asserts the read\_data\_valid signal to tell the user logic that the valid read data is on the read\_data bus. The read data timing on the local user interface is shown in Figure 2.5. Read operation follows the same row status checking scheme as mentioned in write operation. Depending on current row status the memory controller generates ACTIVE and PRECHARGE commands as required. Refer to the description mentioned in WRITE operation for more details. Figure 2.5. User-Side Read Operation #### 2.6.7. READA READA is treated in the same way as READ command except for the difference that the core issues a Read with Auto Precharge command to the memory instead of Read command. This makes the memory automatically close the current row after completing the read operation. #### 2.6.8. REFRESH Support Since DDR3 memories have at least an 8-deep Auto Refresh command queue as per JEDEC specification, Lattice's DDR3 memory controller core can support up to eight Auto Refresh commands in one burst. The core has an internal auto refresh generator that sends out a set of consecutive Auto Refresh commands to the memory at once when it reaches the time period of the refresh intervals (tREFI) times the Auto refresh burst count selected in user interface. It is recommended that the maximum number be used if the DDR3 interface throughput is a major concern of the system. If it is set to 8, for example, the core sends a set of eight consecutive Auto Refresh commands to the memory at once when it reaches the time period of the eight refresh intervals (tREFI x 8). Bursting refresh cycles increases the DDR3 bus throughput because it helps keep core intervention to a minimum. When a refresh burst is used, the controller issues a Precharge command only for the first Refresh command and the subsequent Refresh commands of the burst are issued without the associated Precharge commands. This is to improve the DDR3 throughput. Alternatively, you can enable the External Auto Refresh Port, which adds an input signal ext\_auto\_ref and an output signal ext\_auto\_ref\_ack to the core. In this case, the internal auto refresh generator is disabled and the core sends out a burst of refresh commands, as directed by Auto refresh burst count, every time the ext\_auto\_ref is asserted. Completion of refresh burst is indicated by the output signal ext\_auto\_ref\_ack. In an application where explicit memory refresh is not necessary, you can enable External Auto Refresh Port and keep the ext auto ref signal deasserted. # 2.7. Local-to-Memory Address Mapping Mapping local addresses to memory addresses is an important part of a system design when a memory controller function is implemented. You must know how the local address lines from the memory controller connect to those address lines from the memory because proper local-to-memory address mapping is crucial to meet the system requirements in applications such as a video frame buffer controller. Even for other applications, careful address mapping is generally necessary to optimize the system performance. In the memory side, the address (A), bank address (BA) and chip select (CS) inputs are used for addressing a memory device. You can obtain this information from a given data sheet. Figure 2.6 shows the local-to-memory address mapping of the Lattice DDR3 memory controller cores. Figure 2.6. Local-to-Memory Address Mapping for Memory Access ADDR\_WIDTH is calculated by the sum of COL\_WIDTH, ROW\_WIDTH and BSIZE. BSIZE is determined by the sum of the BANK\_WIDTH and CS\_WIDTH. For DDR3 devices, the bank address size is always 3. When the number of chip select is 1, 2 or 4, the chip select address size becomes 0, 1, or 2, respectively. An example of a typical address mapping is shown in Table 2.4 and Figure 2.7. **Table 2.4. Address Mapping Example** | User Selection<br>Name | | | Parameter Value | Actual Line Size | Local Address<br>Map | |------------------------|----------|------------|-----------------|------------------|----------------------| | Column Size | 11 | COL_WIDTH | 11 | addr[10:0] | Column Size | | Bank Size | 8 | BANK_WIDTH | 3 | addr[13:11] | Bank Size | | Chip Select Width | 1 | CS_WIDTH | 1 | 0 | - | | Row Size | 14 | ROW_WIDTH | 14 | 14 | addr[27:14] | | Total Local Address L | ine Size | ADDR_WIDTH | 29 | 29 | addr[27:0] | Figure 2.7. Mapped Address for the Example # 2.8. Mode Register Programming The DDR3 SDRAM memory devices are programmed using the mode registers MR0, MR1, MR2, and MR3. The bank address bus (em\_ddr\_ba) is used to choose one of the Mode registers, while the programming data is delivered through the address bus (em\_ddr\_addr). The memory data bus cannot be used for the Mode Register programming. The Lattice DDR3 memory controller core uses the local address bus, addr, to program these registers. The core accepts a user command, LOAD\_MR, to initiate the programming of mode registers. When LOAD\_MR is applied on the cmd bus, the user logic must provide the information for the targeted mode register and the programming data on the addr bus. When the target mode register is programmed, the memory controller core is also configured to support the new memory setting. Figure 2.8 shows how the local address lines are allocated for the programming of memory registers. Figure 2.8. User-to-Memory Address Mapping for MR Programming The register programming data is provided through the lower side of the *addr* bus starting from the bit 0 for LSB. The programming data requires 16 bits of the local address lines. Three more bits are needed to choose a target register as listed in Table 2.5. All other upper address lines are unused during LOAD\_MR command. **Table 2.5. Transmit MAC Statistics Vector** | Mode Register | (addr[18:16]) | |---------------|---------------| | MRO | 000 | | MR1 | 001 | | MR2 | 010 | | MR3 | 011 | The initialization process uses the Mode register initial values selected through the user interface. If these registers are not further programmed by the user logic, using LOAD\_MR user command, they remain in the configurations programmed during the initialization process. Table 2.6 shows the list of available parameters and their initial default values. **Table 2.6. Initialization Default Values for Mode Register Setting** | Туре | Register | Value | Description | Local Address | User Interface<br>Setting | |------|------------------------------|--------|-----------------|----------------------|---------------------------| | MR0 | Burst Length | 2'b00 | BL = 8 | addr[1:0] | Yes | | | Burst Type | 1'b0 | Sequential | addr[3] | Yes | | | Cas Latency | 3'b000 | CL = 5 | addr[6:4], addr[2] | Yes | | | Test Mode | 1'b0 | Normal | addr[7] | _ | | | DLL Reset | 1'b1 | DLL Reset = Yes | addr[8] | _ | | | WR Recovery | 3'b010 | 6 | addr[11:9] | Yes | | | DLL Control for precharge PD | 1'b1 | Fast | addr[12] | Yes | | | All Others | 0 | _ | addr[ROW_WIDTH-1:13] | _ | | Туре | Register | Value | Description | Local Address | User Interface<br>Setting | |------|--------------------|--------|-------------|-------------------------|---------------------------| | MR1 | DLL Enable | 1'b0 | DLL Enable | addr[0] | _ | | | ODI Control | 2'b00 | RZQ/6 | Addr[5],addr[1] | Yes | | | RTT_nom | 3'b001 | RZQ/4 | Addr[9],addr[6],addr[2] | Yes | | | Additive Latency | 2'b00 | Disabled | addr[4:3] | Yes | | | Write Level Enable | 1'b0 | Disabled | addr[7] | | | | TDQS Enable | 1'b0 | Disabled | addr[11] | | | | Qoff | 1'b0 | Enable | addr[12] | _ | | | All Others | 0 | _ | addr[ROW_WIDTH-1:13] | _ | | MR2 | CAS write latency | 3'b000 | 5 | addr[5:3] | Yes | | | Rtt_WR | 2'b01 | RZQ/4 | Addr[10:9] | Yes | | | All Others | 0 | _ | _ | _ | | MR3 | All | 0 | _ | addr[ROW_WIDTH-1:0] | _ | # 3. Parameter Settings The Clarity Designer tool is used to create IP and architectural modules in the Diamond software. Refer to the IP Core Generation and Evaluation section for a description on how to generate the IP. Table 3.1 provides the list of user configurable parameters for the DDR3 SDRAM Controller IP core. The parameter settings are specified using the DDR3 SDRAM Controller IP core Configuration user interface in Clarity Designer. The numerous DDR3 SDRAM Controller parameter options are partitioned across multiple user interface tabs as shown in this chapter. **Table 3.1. IP Core Parameters** | Parameters | Range/Options | Default | |----------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------| | Туре | | | | Device Information | | | | Select Memory | Micron DDR3 1Gb-25E/Micron DDR3 2Gb-<br>25E/Micron DDR3 4Gb-25E | MicronDDR3 1Gb-25E | | Clock | 400/333/300 MHz (for -8 device)<br>333/300 MHz (for -7 device)<br>300 MHz (for -6 device) | 400 (for -8 device)<br>333 (for -7 device)<br>300 (for -6 device) | | Memory Configuration | | | | Memory Type | Unbuffered DIMM / On-board Memory/<br>Registered DIMM | Unbuffered DIMM | | Memory Data Bus Size | 8/16/24/32/40/48/56/64/72 | 32 | | Configuration | x4/x8/x16 | x8 | | DIMM Type | Single Rank/Double Rank | Single Rank | | Address Mirror | Enable/Disable | Disable | | Clock Width | 1/2 | 1 | | CKE Width | 1 | 1 | | Data_rdy to Write Data Delay | 1/2 | 1 | | 2T Mode | Unselected/Selected | Unselected | | Write Leveling | Unselected/Selected | Selected | | Controller Reset to Memory | Unselected/Selected | Selected | | Settings | - | _ | | Address | _ | _ | | Row Size | 12 - 16 | 14 | | Column Size | 10 - 12 | 10 | | Auto Refesh Control | _ | _ | | Auto Refresh Control Burst Count | 1 - 8 | 8 | | External Auto Refresh Port | Unselected / Selected | Unselected | | Mode Register Initial Setting | | | | Burst Length | Fixed 4, On the fly, Fixed 8 | Fixed 8 | | CAS Latency | 5, 6, 7, 8 | 5 | | Burst Type | Sequential/Interleave | Sequential | | Write Recovery | 5, 6, 7, 8, 10, 12 | 6 | | ODI Control | RZQ/6, RZQ/7 | RZQ/6 | | RTT_Nom(ohm) | T_Nom(ohm) Disabled, RZQ/4, RZQ/2, RZQ/5, RZQ/12, RZQ/8 | | | Additive Latency | 0, CL-1, CL-2 | 0 | | CAS Write Latency | 5/6 | 5 | | RTT_WR | Off, RZQ/2, RZQ/4 | RZQ/4 | | DLL Control for PD | Slow Exit/Fast Exit | Fast Exit | | Parameters | Range/Options | Default | |---------------------------------------------|-----------------------------------------|------------------| | Command and Address Timing | • • • • • • • • • • • • • • • • • • • • | | | TRTP (tCLK) | 4 - 65536 | 4 | | TWTR (tCLK) | 4 - 65536 | 4 | | TMRD (tCLK) | 4 - 65536 | 4 | | TMOD (tCLK) | 12 - 65536 | 12 | | TRCD (tCLK) | 4 - 65536 | 6 | | TRP (tCLK) | 6 - 65536 | 6 | | TRC (tCLK) | 20 - 65536 | 20 | | TRAS (tCLK) | 14 - 65536 | 16 | | TFAW (tCLK) | 16 - 65536 | 26 | | TRRD | 4 - 65536 | 4 | | Calibration Timing | | | | TZQINIT (tCLK) | 512 - 65536 | 512 | | TZQCS (tCLK) | 64 - 65536 | 80 | | TZQOPER (tCLK) | 256 - 65536 | 258 | | Refresh, Reset, and Power Down Timing | | | | TCKE (t <sub>CLK</sub> ) | 3 - 65536 | 4 | | TRFC (t <sub>CLK</sub> ) | 44 - 65536 | 44 | | TCKESR (t <sub>CLK</sub> ) | 4 - 65536 | 6 | | TPD (t <sub>CLK</sub> ) | 4 - 65536 | 4 | | TXPDLL (t <sub>CLK</sub> ) | 10 - 65536 | 10 | | TXPR (t <sub>CLK</sub> ) | 48 - 65536 | 48 | | TREFI (t <sub>CLK</sub> ) | 44 - 3120 | 3120 | | Write Leveling Timing | 11 3123 | 5125 | | TWLMRD (t <sub>CLK</sub> ) | 40 - 65536 | 40 | | TWLDQSEN (t <sub>CLK</sub> ) | 25 - 65536 | 25 | | TWLO (t <sub>CLK</sub> ) | 1-9 | 9 | | TODTH4 (t <sub>CLK</sub> ) | 4 | 4 | | TODTH8 (t <sub>CLK</sub> ) | 6 | 6 | | Pin Selection (Only for LatticeECP3) | | | | Pin Side | | | | Left side | Unselected / Selected | Selected | | Right side | Unselected / Selected | Unselected | | clk_in / PLL Locations¹ (Only for LatticeEC | · | | | clk_in pin | clk_in pin | clk_in pin | | PLL used | PLL used | PLL used | | DDR3 SDRAM Memory Clock Pin Location | (Only for LatticeECP3) | | | em_ddr_clk | em_ddr_clk | em_ddr_clk | | DQS Locations | | | | DQS_0 | DQS_0 | DQS_0 | | DQS_1 | DQS_1 | DQS_1 | | DQS_2 | DQS_2 | DQS_2 | | DQS_3 | DQS_3 | DQS_3 | | DQS_4 | Refer Locate constraints | N/A <sup>1</sup> | | DQS_5 | Refer Locate constraints | N/A <sup>1</sup> | | DQS_6 | Refer Locate constraints | N/A <sup>1</sup> | | Parameters | Range/Options | Default | | |-----------------------------------------------------|--------------------------|-------------------|--| | DQS_7 | Refer Locate constraints | N/A <sup>1</sup> | | | DQS_8 | Refer Locate constraints | N/A <sup>1</sup> | | | Design Tools Option and Info (Only for LatticeECP3) | | | | | Support Synplify | Support Synplify | Support Synplify | | | Support Precision | Support Precision | Support Precision | | | Support ModelSim | Support ModelSim | Support ModelSim | | | Support ALDEC | Support ALDEC | Support ALDEC | | #### Notes: - The default values for the Pin Selection tab are target device dependent. Default values provided in the table are for LatticeECP3-150EA 1156-pin device. Refer to Appendix C. LatticeECP3 DDR3 IP Locate Constraints for further details. - 2. The Bank 0 option is available only for 333 MHz and 300 MHz speeds. # 3.1. Type Tab The Type tab allows you to select the DDR3 controller configuration for the target memory device and the core functional features. These parameters are considered as static parameters since the values for these parameters can only be set in the user interface. The DDR3 controller must be regenerated to change the value of any of these parameters. Figure 3.1 shows the contents of the Type tab. Figure 3.1. DDR3 SDRAM Controller IP Core Type Options in the IPexpress Tool The Type tab supports the following parameters. #### 3.1.1. Device Information #### 3.1.1.1. Select Memory The Micron DDR3 1Gb-25E is provided as the default DDR3 memory DIMM, the timing parameters of this memory DIMM are listed in the Memory Device Timing tab as default values. The other available options are Micron DDR3 2Gb-25E and Micron DDR3 4Gb-25E. #### 3.1.1.2. RefClock (Only for ECP5 DDR3 IP) Refresh input clock to PLL which generates the system clock (SCLK) and memory clock (em ddr clk). ECP3 DDR3 controller can only work with a refresh input clock to PLL which is one fourth of the memory clock selected in the next field Clock in this Type tab. #### 3.1.1.3. MemClock (for ECP5); Clock (for LatticeECP3) This parameter specifies the frequency of the memory clock to the DIMM or on-board memory. The allowed range is from 300 MHz to 400 MHz. The default value is linked to the speed grade of Lattice device selected. For example, the default memory clock for ECP5 -8 devices is 400 MHz. The corresponding value for ECP5 -7 devices is 333 MHz, and the corresponding value for ECP5 -6 devices it is 300 MHz. In addition to the default value, the -8 device also has 2 more clock frequency options (333 MHz and 300 MHz) and the -7 device has one more frequency option (300 MHz). #### 3.1.2. Memory Configuration #### 3.1.2.1. Memory Type This option is used to select the DDR3 DIMM module type: Unbuffered DIMM module (UDIMM or SODIMM) or Registered DIMM module. You can also choose the type *On-board Module* for designs that implement on-board devices instead of DIMMs. #### 3.1.2.2. Memory Data Bus Size This option allows you to select the data bus width of the DDR3 memory module to which the memory controller core is connected. If the memory module has a wider data bus than required, only the required data width has to be selected. #### 3.1.2.3. Configuration This option is used to select the device configuration of the DIMM or on-board memory. The memory controller supports device configurations x4, x8, and x16. #### 3.1.2.4. DIMM Type or Chip Select Width When Unbuffered Module is selected as Memory Type, this option allows the you to select the number of ranks (Single/Dual) available in the selected DIMM. When On-board Module is selected as Memory Type, this option allows you to select the number of Chip selects required for the on-board memory. #### 3.1.2.5. Address Mirror This option allows you to select Address mirroring scheme for rank 1 if a Dual DIMM module is used. This option is not available for On-board memory. #### 3.1.2.6. Clock Width This field shows the number of clocks with which the memory controller drives the memory. The controller provides one differential clock per Rank/Chip select, as default. You can select up to two differential clocks per Rank/Chip select. #### 3.1.2.7. CKE Width This field shows the number of Clock Enable (CKE) signals with which the memory controller drives the memory. The controller provides one CKE signal per Rank/Chip select, as default. ## 3.1.3. Additional Configuration # 3.1.3.1. 2T MODE This option allows you to enable or disable the 2T timing for command signals when Dual Rank DIMM or 2 Chip select is selected. This option is not available for Single Rank DIMM or 1 Chip select setting. #### 3.1.4. Data rdy to Write Data Delay This option is to select the number of clock cycles sending write data to the controller after the controller is ready to accept write data. User logic is allowed to send the write data to the controller after a one-clock cycle or two-clock cycle delay with respect to datain\_rdy signal. Refer to WRITE for more information. #### 3.1.5. Write Leveling This option allows you to enable or disable the Write Leveling operation of the DDR3 SDRAM Controller IP core. This option is available only when the Memory Type is selected as On-board memory. For DIMMs, Write Leveling is always enabled. Refer to Initialization Module for more information. #### 3.1.6. Controller Reset to Memory When this option is enabled, the asynchronous reset input signal, rst\_n, to the controller resets both the controller and the memory devices. If the option is disabled (unchecked), the rst\_n input of the controller resets only the controller, not the memory device. Refer to Reset Handling for more information. # 3.2. Setting Tab The Setting tab enables you to select various configuration options for the target memory device/module. Parameters under the group, Mode Register Initial Setting, are dynamic parameters. Initialization values are set from the user interface. These values are dynamically changeable using LOAD\_MR user commands. (Refer to JESD79-3, DDR3 SDRAM Standard, for allowed values). Figure 3.2 shows the contents of the Setting tab. Figure 3.2. DDR3 SDRAM IP Core Setting Options in the IPexpress Tool The Setting tab supports the following parameters. #### 3.2.1. Address #### 3.2.1.1. Row Size This option indicates the default Row Address size used in the selected memory configuration. If the Custom option is selected in Select memory field of Type tab, you can choose a value other than the default value. #### 3.2.1.2. Column Size This option indicates the default Column Address size used in the selected memory configuration. If the Custom option is selected in Select memory field of Type Tab, you can choose a value other than the default value. #### 3.2.2. Auto Refresh Control #### 3.2.2.1. Auto Refresh Burst Count This option indicates the number of Auto Refresh commands that the memory controller core is set to send in a single burst. Refer to the REFRESH Support section for more details. #### 3.2.2.2. External Auto Refresh Port This option, if selected, allows the user logic to generate a Refresh request to the controller. If this option is not selected, the controller automatically generates refresh commands to the memory at the interval defined by the Auto Refresh Burst count and memory refresh timing requirement. Refer to the REFRESH Support section for more details. © 2010-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ## 3.2.3. Mode Register initial Setting #### 3.2.4. Burst Length This option sets the Burst length value in Mode Register 1 during initialization. In DDR3, only Fixed 8 Burst Length is supported. #### 3.2.4.1. CAS Latency This option sets the CAS Latency value in Mode Register 0 during initialization. This value remains until you write a different value to the Mode Register. #### 3.2.4.2. Write Latency This only displays the corresponding Write latency for the selected Read Latency. This value remains until you write a different Read Latency value to the Mode Register. #### 3.2.4.3. Burst Type This option sets the Burst Type value in Mode Register 0 during initialization. This value remains until you write a different value to the Mode Register. #### 3.2.4.4. Write Recovery This option sets the Write Recovery value in Mode Register 0 during initialization. It is set in terms of Memory clock. This value remains until you write a different value to the Mode Register. #### 3.2.4.5. DLL Control for PD This option sets the DLL Control for Precharge PD value in Mode Register 0 during initialization. This value remains until you write a different value to the Mode Register. #### 3.2.4.6. **ODI Control** This option sets the Output Driver Impedance Control value in Mode Register 1 during initialization. This value remains until you write a different value to the Mode Register. #### 3.2.4.7. RTT\_Nom This option sets the nominal termination, Rtt\_Nom, value in Mode Register 1 during initialization. This value remains until you write a different value to the Mode Register. # 3.2.4.8. Additive Latency This option sets the Additive latency, AL, value in Mode Register 1 during initialization. This value remains until you write a different value to the Mode Register #### 3.2.4.9. CAS Write Latency This option sets the CAS Write Latency, CWL, value in Mode Register 2 during initialization. This value remains until you write a different value to the Mode Register. #### 3.2.4.10. RTT\_WR This option sets the Dynamic ODT termination, Rtt\_WR, value in Mode Register 2 during initialization. This value remains until you write a different value to the Mode Register. # 3.3. Memory Device Timing Tab Figure 3.3 shows the contents of the Memory Device Timing tab. The default memory timing parameters displayed in this tab are the default values of the Micron DDR3 1 Gb-25E DIMM module. You can adjust these parameters by selecting the Manual Adjust checkbox. It is important that the values in this Memory Device Timing tab are adjusted to the timing parameters of the DIMM or on-board memory device that you plan to use in their application. The DDR3 Controller also uses these timing parameters when generating memory commands. Figure 3.3. DDR3 SDRAM IP Core Memory Device Timing Options in the IPexpress Tool The Memory Device Timing tab supports the following parameters. #### 3.3.1. Manually Adjust Checking this box allows you to manually set (via increment/decrement) any of the memory timing parameters. If you need to change any of the default values, the Manual Adjust checkbox must be checked. This selection enables you to increment/decrement the memory timing parameters. #### 3.3.2. tCLK - Memory clock This is a notation signifying that the memory timing parameters shown in this tab are specified in terms of tCLK DDR3 memory clock cycles. #### 3.3.2.1. Command and Address Timing The Memory Device Timing parameters listed in this tab are standard parameters as defined in JESD209-3, DDR3 SDRAM Standard. Refer to the memory device data sheet for detailed descriptions and allowed values of these parameters. © 2010-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. #### 3.3.2.2. Calibration Timing The Memory Device Timing parameters listed in this tab are standard parameters as defined in JESD209-3, DDR3 SDRAM Standard. Refer to the memory device data sheet for detailed descriptions and allowed values of these parameters. #### 3.3.2.3. Refresh, Reset and Power Down Timing The Memory Device Timing parameters listed in this tab are standard parameters as defined in JESD209-3, DDR3 SDRAM Standard. Refer to the memory device data sheet for detailed descriptions and allowed values of these parameters. #### 3.3.2.4. Write Leveling Timing The Memory Device Timing parameters listed in this tab are standard parameters as defined in JESD209-3, DDR3 SDRAM Standard. Refer to the memory device data sheet for detailed descriptions and allowed values of these parameters. **Note:** Information contained in the following Parameter Settings sections are valid only for LatticeECP3 DDR3 IP. In the case of ECP5 DDR3 IP, the parameters are handled by the Lattice Clarity Designer software tool. #### 3.4. Pin Selection Tab The Pin Selection tab enables you to assign device pin locations for reference input clock and DQS memory strobe signals. For each DQS location selected through this tab, the DDR3 Controller IP automatically assigns pin locations for the associated DQ and DM signals. Figure 3.4 shows the contents of the Pin Selection tab. Refer to Appendix B. Lattice Device Versus DDR3 IP Matrix for additional information. Figure 3.4. DDR3 SDRAM IP Core Pin Selection Options in the IPexpress Tool The Pin Selection tab supports the following parameters. #### 3.4.1. Manually Adjust The pin locations displayed in this tab are default pin locations when using the DDR3 SDRAM Controller IP core on the LatticeECP3 I/O Protocol Board (P/N LFE3-150EA-IO-EVN). Information on the LatticeECP3 I/O Protocol Board is located at: http://www.latticesemi.com/products/fpga/ecp3/ecp3evalboards/ecp3ioprotocolboard.cfm You can specify alternate pin locations specific to their application and hardware implementation by selecting the Manually Adjust checkbox. #### 3.4.2. Pin Side In LatticeECP3-EA devices, only Left side I/O banks or right side I/O banks can be used for DDR3 Data (DQ), Data Strobe (DQS) and Data Mask (DM) signals. Top and bottom I/O banks cannot be used for these signals. This parameter allows you to select the device side (Left or Right) for these DDR3 signals. © 2010-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice #### 3.4.3. clk in/PLL Locations This parameter supports two options: clk\_in pin and PLL Used. #### 3.4.3.1. clk\_in pin In LatticeECP3-EA devices, there is a dedicated clock input pad for each PLL. This option provides, through a pull down menu, a list of legal clock input pins allowed for the DDR3 controller on the selected side. You are required to implement only those pins listed in this option. #### 3.4.3.2. PLL Used The contents of this box specifies the location of the PLL that is connected to the selected clock input pin specified by the clk\_in pin option. This is a read-only field. To use a different PLL, you must choose the appropriate clock input pin via the clk\_in pin parameter. #### 3.4.4. DDR3 SDRAM Memory Clock Pin Location #### 3.4.4.1. em\_ddr\_clk This option, through a pull-down menu, shows the valid I/O banks available for locating the memory clock. For the 400 MHz memory clock operation, only the left or right side I/O banks are capable of working at that clock speed. For a 333 MHz or 300 MHz memory clock speed, the top side I/O banks can also be used. The pull-down menu lists the available I/O banks based on the memory clock speed selected in the Type tab. Note that the memory clock signals use one full DQS group. When the memory clock signals are located either in the left or right side, the number of available DQS groups for locating the DQS/DQ signals in that side is reduced by one. The DDR3 SDRAM Controller IP core user interface always checks whether the selected datawidth can be implemented using the available DQS groups. If it is not possible, the user interface prompts an error message when the IP core is being generated. ## 3.4.5. DQS Locations This option allows you to assign pins for each DQS signal of the selected configuration. All available pin locations for each DQS signal on the selected side are provided in a pull down menu. For each DQS pin selected from the pull down menu, the DDR3 controller IP automatically assigns pin locations for the associated DQ and DM signals. You should check for the duplicate assignment of more than one DQS signal to the same pin. **Note:** Since there is no restriction on address, command, and control signal pin selection, you can provide pin locations for these signals directly in the preference (.lpf) file. ## 3.5. Design Tools Options and Info Tab The Design Tools Options and Info tab enables you to select the simulation and synthesis tools to be used for generating their design. This tab also provides information about the pinout resources used for the selected configuration. Figure 3.5 shows the contents of the Design Tools Options and Info tab. Figure 3.5. DDR3 SDRAM IP Core Design Tools Options and Info Options in the IPexpress Tool The Design Tools Options and Info tab supports the following parameters: ### 3.5.1. Support Synplify If selected, IPexpress generates evaluation scripts and other associated files required to synthesize the top-level design using the Synplify synthesis tool. #### 3.5.2. Support ModelSim If selected, IPexpress generates evaluation script and other associated files required to synthesize the top-level design using the Modelsim simulator. #### 3.5.3. Support ALDEC If selected, IPexpress generates evaluation script and other associated files required to synthesize the top-level design using the ALDEC simulator. #### 3.5.4. Memory I/F Pins This section displays the following information: #### 3.5.4.1. Number of BiDi Pins This is a notification on the number of bi-directional pins used in the memory side interface for the selected configuration. Bi-directional pins are used for Data (DQ) and Data Strobe (DQS) signals only. #### 3.5.4.2. Number of Output Pins This is a notification on the number of output-only pins used in the memory side interface for the selected configuration. Output-only pins are used for DDR3 Address, Command and Control signals. #### 3.5.5. User I/F Pins This section displays the following information: #### 3.5.5.1. Number of Input Pins This is a notification on the number of input only pins used in the user side interface for the selected configuration. Input only pins are used for User side Write data, Address, Command and Control signals. Write datawidth is four times that of the memory side data width. #### 3.5.5.2. Number of Output Pins This is a notification on the number of output-only pins used in the user side interface for the selected configuration. Output only pins are used for User side Read data and status signals. Read datawidth is four times that of the memory side data width. ## 4. IP Core Generation and Evaluation for LatticeECP3 DDR3 This chapter provides information on how to generate the DDR3 SDRAM Controller IP core using the Diamond software IPexpress tool, and how to include the core in a top-level design. The DDR3 SDRAM Controller IP core can be used in the LatticeECP3 device family. For example information and known issues on this core see the Lattice DDR3 IP ReadMe document. This file is available once the core is installed in Diamond. The document provides information on creating an evaluation version of the core for use in Diamond and simulation. ## 4.1. Getting Started The DDR3 SDRAM IP core is available for download from the Lattice's IP Server using the IPexpress tool. The IP files are automatically installed using ispUPDATE technology in any customer-specified directory. After the IP core has been installed, the IP core becomes available in the IPexpress user interface dialog box shown in Figure 4.1. The IPexpress tool user interface dialog box for the DDR3 SDRAM Controller IP core is shown in Figure 4.1. To generate a specific IP core configuration, specify: - **Project Path** Path to the directory where the generated IP files are loaded. - **File Name** *username* designation given to the generated IP core and corresponding folders and files. (Caution: ddr3 and ddr3\_sdram\_core are Lattice reserved names. You should not use any of these names as file name.) - Module Output Verilog or VHDL. - **Device Family** Device family to which IP is to be targeted. Only families that support the particular IP core are listed. - Part Name Specific targeted part within the selected device family Figure 4.1. IPexpress Tool Dialog Box Note that if the IPexpress tool is called from within an existing project, Project Path, Design Entry, Device Family, and Part Name default to the specified project parameters. Refer to the IPexpress tool online help for further information. To create a custom configuration, click the **Customize** button in the IPexpress tool dialog box to display the DDR3 SDRAM IP core Configuration user interface, as shown in Figure 4.2. From this dialog box, you can select the IP parameter options specific to their application. Refer to Parameter Settings for more information on the DDR3 parameter settings. Figure 4.2. Configuration Interface ## 4.2. IPexpress-Created Files and Top Level Directory Structure When you click the **Generate** button in the IP Configuration dialog box, the IP core and supporting files are generated in the specified Project Path directory. The directory structure of the generated files is shown in Figure 4.3. Figure 4.3. LatticeECP3 DDR3 Core Directory Structure Understanding the core structure is an important step of a system design using the core. A summary of the files of the core for simulation and synthesis are listed in Table 4.1. Table 4.1 provides a list of key files and directories created by the IPexpress tool and how they are used. The IPexpress tool creates several files that are used throughout the design cycle. The names of most of the created files are customized to your module name specified in the IPexpress tool. ## Table 4.1. File List | File | Simulation | Synthesis | Description | |--------------------------------------------------------------------------------|------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Source Files | | | | | <username>.lpc</username> | _ | _ | This file contains the IPexpress tool options used to recreate or modify the core in the IPexpress tool. | | <username>.ipx</username> | _ | _ | The IPX file holds references to all of the elements of an IP or Module after it is generated from the IPexpress tool. The file is used to bring in the appropriate files during the design implementation and analysis. It is also used to reload parameter settings into the IP/Module generation user interface when an IP/Module is being regenerated. | | \params\ddr3_sdram_mem_params.v | Yes | _ | This file provides user options of the IP for the simulation models. | | <username>_beh.v</username> | Yes | _ | This is the obfuscated core simulation model. | | \top\ecp3\ddr3_sdram_mem_top_wrapper.v\top\ecp3\ddr3_sdram_mem_top_wrapper.vhd | _ | Yes | This is the top-level file for simulation and synthesis (.v file if Verilog is selected or .vhd file if VHDL is selected). This file has black-box instantiations of the core and I/O modules and also source instantiation of clock synchronization module. | | <username>.ngo</username> | _ | Yes | This file provides the synthesized IP core. | | Model Files | | | · | | \models\ecp3\ddr3_clks.v | Yes | _ | These are source files of clock synchronization logic. PLL and DQSDLL are used to generate system clock (SCLK) for the core, edge clocks (ECLK and SCLK2x) for I/O logic. | | \models\ecp3\ddr3_pll.v | Yes | - | | | \models\ecp3\jitter_filter.v | Yes | _ | | | \models\ecp3\clk_stop.v | Yes | _ | | | \models\ecp3\clk_phase.v | Yes | _ | | | \models\ecp3\pll_controls.v | Yes | _ | | | \models\mem\ddr3.v | Yes | - | DIMM simulation model.<br>(DIMM_Type: dimm for<br>UDIMM, rdimm for RDIMM),<br>(mem_data_width:<br>8/16/24/32/40/48/56/64/72). | | \models\mem\ddr3_ <dimm_type>_<mem_data_width>.v</mem_data_width></dimm_type> | Yes | _ | _ | | \models\mem\ddr3_parameters.vh | Yes | | | | File | Simulation | Synthesis | Description | |---------------------------------------------------------------------------|------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Evaluation Test Bench Files | | | | | \testbench\top\ecp3\test_mem_ctrl.v | Yes | - | This is the evaluation testbench top-level file. | | \testbench\top\ecp3\Monitor.v2<br>\testbench\top\ecp3\odt_watchdog.v | Yes | 1 | These are monitor files for the evaluation test bench. | | \tests\ecp3\cmd_gen.v | Yes | I | This is the command generator for the evaluation test bench. | | \tests\ecp3\tb_config_params.v | Yes | 1 | This file is the test bench configuration parameter. | | \tests\ecp3\testcase.v | Yes | 1 | This file is the evaluation test bench. | | Evaluation Script Files | | | | | \sim\aldec\ <core_name>_eval.do</core_name> | Yes | 1 | This file is the Active-HDL script. | | \sim\aldec\ <core_name>_gatesim_<synthesis>.do</synthesis></core_name> | Yes | ı | This file is the Active-HDL script for netlist simulation. This file is generated only if the selected device package has enough I/O for all the user side and memory side signals. <synthesis>: Precision or Synplify</synthesis> | | \sim\modelsim\ <core_name>_eval.do</core_name> | Yes | _ | This file is the ModelSim script. | | \sim\modelsim\ <core_name>_gatesim_<synthesis>.do</synthesis></core_name> | Yes | | This file is the ModelSim script for netlist simulation. This file is generated only if the selected device package has enough I/O for all the user side and memory side signals. <synthesis>: Precision or Synplify</synthesis> | | <b>Evaluation Implementation Script Files</b> | | | | | \impl\synplify\ <username>_eval.ldf</username> | _ | Yes | This is the Diamond project file for Synplify flow | | \impl\synplify\ <username>_eval.lpf</username> | _ | Yes | This is the par preference file for Synplify flow | | \impl\synplify\post_route_trace.prf | _ | Yes | This is the post_route preference file for Synplify flow | 44 #### 4.2.1. DDR3 Memory Controller IP File Structure The DDR3 memory controller IP consists of the following four major functional blocks: - Top-level wrapper (RTL) - Obfuscated model for Memory Controller and PHY modules for simulation and corresponding encrypted netlist for synthesis - Clock Synchronous Module (RTL for simulation and Verilog flow synthesis or netlist for VHDL flow synthesis) All of these blocks are required to implement the IP on the target FPGA device. Figure 4.4 depicts the interconnection among those blocks. Figure 4.4. File Structure of DDR3 Memory Controller IP #### 4.2.1.1. Top-level Wrapper The core, I/O modules, and the CSM block are instantiated in the top-level wrapper. When a system design is made with the Lattice DDR3 memory controller core, this wrapper must be instantiated. The wrapper is fully parameterized by the generated parameter file. #### 4.2.1.2. Clock Synchronization Module The DDR3 memory controller has a clock synchronization module that generates the system clock (sclk) for the core and edge clocks (eclk and sclk2x) for the I/O modules. This CSM module operates with a dedicated PLL which works on a reference clock input and generates the SCLK, ECLK and SCLK2x outputs. In addition to clock generation, this module performs a synchronization process after every reset to lock a pre-defined phase relationship between these clocks. This clock synchronization module uses a DQSDLL to extract a PVT-compensated 90-degree delay count to the I/O block that appropriately shifts the DQS signal during write and read operations. For easy regeneration of the PLL for different reference clock frequencies, the PLL module ddr3\_pll.v is placed outside the CSM module in the directory ...\ddr\_p\_eval\models\ecp3. The clock output (sclk) from the clock generator that is used to drive the core logic is also made available to the external user logic. If a system that uses the DDR3 memory controller IP is required to have a clock generator that is external to the IP, the incorporated clock generator block can be shifted out from the IP. Connections between the top-level wrapper and the clock generator are fully RTL based, and therefore, it is possible to modify the structure and connection of the core for the clock distribution to meet system needs. This module is provided as RTL source for all cases of simulation and for Verilog flow synthesis. For VHDL flow synthesis, this module is available as a netlist. #### 4.2.2. Simulation Files for IP Evaluation Once a DDR3 memory controller IP is generated, it contains a complete set of test bench files to simulate a few example core activities for evaluation. The simulation environment for the DDR3 memory controller IP is shown in Figure 4.5. This structure can be reused by system designers to accelerate their system validation. Figure 4.5. Simulation Structure for DDR3 Memory Controller Core Evaluation #### 4.2.2.1. Test Bench Top The testbench top includes the core under test, memory model, stimulus generator and monitor blocks. It is parameterized by the core parameter file. #### 4.2.2.2. Obfuscated Controller Simulation Model The obfuscated top-level wrapper simulation model for the controller includes the MC and PHY modules. This obfuscated simulation model must be included in the simulation. #### 4.2.2.3. Command Generator The command generator generates stimuli for the core. The core initialization and command generation activities are predefined in the provided test case module. It is possible to customize the test case module to see the desired activities of the core. #### 4.2.2.4. Monitor The monitor block monitors both the local user interface and DDR3 interface activities and generates a warning or an error if any violation is detected. It also validates the core data transfer activities by comparing the read data with the written data. #### 4.2.2.5. Test Bench Configuration Parameter The test bench configuration parameter provides the parameters for test bench files. These parameters are derived from the core parameter file and are not required to configure them separately. For users who need a special memory configuration, however, modifying this parameter set might provide a support for the desired configuration. #### 4.2.2.6. Memory Model The DDR3 memory controller test bench uses a memory simulation model provided by one of the most popular memory vendors. If a different memory model is required, it can be used by simply replacing the instantiation of the model from the memory configuration modules located in the same folder. #### 4.2.2.7. Memory Model Parameter This memory parameter file comes with the memory simulation model. It contains the parameters that the memory simulation model needs. It is not necessary to change any of these parameters. #### 4.2.2.8. Evaluation Script File A ModelSim and Aldec ACTIVE-HDL simulation macro script files are included for instant evaluation of the IP. All required files for simulation are included in the macro script. This simulation script can be used as a starting point of a user simulation project. #### 4.2.2.9. Note on Shortening Simulation Run Time The memory controller implements many timers to comply with JEDEC specifications. Due to these timers the functional simulation takes longer time at various stages of the simulation. In order to reduce the simulation run time, the controller has an option to lower the timer counts, particularly on those timers for waiting period. This option can be enabled by adding a define SIM in the simulation script. It is important to note that this reduced timer value is good only for the simulation and this define should not be included in the synthesis script. #### 4.3. Hardware Evaluation The DDR3 SDRAM IP core supports Lattice's IP hardware evaluation capability, which makes it possible to create versions of the IP core that operate in hardware for a limited period of time (approximately four hours) without requiring the purchase of an IP license. It may also be used to evaluate the core in hardware in user-defined designs. ## 4.3.1. Enabling Hardware Evaluation in Diamond: Choose **Project > Active Strategy > Translate Design Settings**. The hardware evaluation capability may be enabled/disabled in the Strategy dialog box. It is enabled by default. ## 4.4. Updating/Regenerating the IP Core By regenerating an IP core with the IPexpress tool, you can modify any of its settings including: device type, design entry method, and any of the options specific to the IP core. Regenerating can be done to modify an existing IP core or to create a new but similar one. To regenerate an IP core in Diamond: - 1. In IPexpress, click the Regenerate button. - 2. In the Regenerate view of IPexpress, choose the IPX source file of the module or IP to regenerate. - 3. IPexpress shows the current settings for the module or IP in the Source box. Specify your new settings in the Target box. - 4. If you want to generate a new set of files in a new location, set the new location in the **IPX Target File** box. The base of the file name becomes the base of all the new file names. The IPX Target File must end with an .ipx extension. - 5. Click **Regenerate.** The module's dialog box opens showing the current option settings. - 6. In the dialog box, choose the desired options. To get information about the options, click **Help**. Also, check the **About** tab in IPexpress for links to technical notes and user guides. IP may come with additional information. As the options change, the schematic diagram of the module changes to show the I/O and the device resources the module needs - 7. To import the module into your project, if it is not already there, select **Import IPX to Diamond Project** (not available in stand-alone mode). - 8. Click Generate. - 9. Check the **Generate Log** tab to check for warnings and error messages. - 10. Click Close. The IPexpress package file (.ipx) supported by Diamond holds references to all of the elements of the generated IP core required to support simulation, synthesis and implementation. The IP core may be included in your design by importing the .ipx file to the associated Diamond project. To change the option settings of a module or IP that is already in a design project, double-click the module's .ipx file in the File List view. This opens IPexpress and the module's dialog box showing the current option settings. Then go to step 6. ## 5. IP Core Generation and Evaluation for ECP5 DDR3 This chapter provides information on how to generate the DDR3 SDRAM Controller IP core using the Lattice Diamond design software IPexpress tool, and how to include the core in a top-level design. The DDR3 SDRAM Controller IP core can be used in the ECP5 device family. For example, information and known issues on this core see the Lattice DDR3 IP ReadMe document. This file is available once the core is installed in Diamond. The document provides information on creating an evaluation version of the core for use in Diamond and simulation ## 5.1. Getting Started The DDR3 SDRAM IP core is available for download from the Lattice IP Server using the Clarity Designer tool. The IP files are automatically installed using ispUPDATE technology in any customer-specified directory. After the IP core has been installed, the IP core becomes available in the Clarity Designer tool dialog box shown in Figure 5.1. - Create new Clarity design Choose to create a new Clarity Design project directory in which the DDR3 SDRAM IP core is generated. - **Design Location** Clarity Design project directory Path. - Design Name Clarity Design project name. - HDL Output Hardware Description Language Output Format (Verilog or VHDL). - Open Clarity design Open an existing Clarity Design project. - **Design File** Name of existing Clarity Design project file with .sbx extension. Figure 5.1. Clarity Designer Tool Dialog Box The Clarity Designer IP catalog is shown in Figure 5.2. You can generate DDR3 SDRAM IP core configuration by double-clicking the IP name in the Catalog tab. Figure 5.2. Clarity Designer IP Catalog Window In the DDR3 SDRAM Controller dialog box shown Figure 5.3, specify the following: • Instance Name – The instance module name of the DDR3 SDRAM IP core. Figure 5.3. IP Generation Dialog Box Note that if the Clarity Designer tool is called from within an existing project, Design Location, Device Family, and Part Name default to the specified project parameters. Refer to the Clarity Designer tool online Help for further information. To create a custom configuration, click the Customize button in the Clarity Designer tool dialog box to display the IP core Configuration user interface, as shown in Figure 5.4. From this dialog box, you can select the IP parameter options specific to their application. Refer to Parameter Settings for more information on the DDR3 parameter settings. Figure 5.4. IP Configuration Interface ## 5.2. Created Files and IP Top Level Directory Structure When you click the **Generate** button in the IP Configuration dialog box, the IP core and supporting files are generated in the specified Project Path directory. An example of the directory structure of the generated files is shown in Figure 5.5. Figure 5.5. ECP5 DDR3 Core Directory Structure Understanding the core structure is an important step of a system design using the core. A summary of the files of the core for simulation and synthesis are listed in Table 5.1. Table 5.1 provides a list of key files and directories created by the IPexpress tool and how they are used. The IPexpress tool creates several files that are used throughout the design cycle. The names of most of the created files are customized to your module name specified in the IPexpress tool. #### Table 5.1. IPexpress File List | File | Simulation | Synthesis | Description | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Source Files | | | | | <username>.lpc</username> | _ | _ | This file contains the IPexpress tool options used to recreate or modify the core in the IPexpress tool. | | <username>.ipx</username> | | _ | The .ipx file holds references to all of the elements of an IP or Module after it is generated from the IPexpress tool. The file is used to bring in the appropriate files during the design implementation and analysis. It is also used to reload parameter settings into the IP/Module generation user interface when an IP/Module is being regenerated. | | \params\ddr3_sdram_mem_params.v | Yes | _ | This file provides user options of the IP for the simulation models. | | <username>_beh.v</username> | Yes | _ | This is the obfuscated core simulation model. | | \rtf\top\ecp5\\ddr3_sdram_mem_top_wrapper_ <corename>.v\rtf\top\ecp5\\ddr3_sdram_mem_top_wrapper_<core_name>.vhd</core_name></corename> | Yes | Yes | This is the top-level file for simulation and synthesis (.v file if Verilog is selected or .vhd file if VHDL is selected). This file has black-box instantiations of the core and I/O modules and also source instantiation of clock synchronization module. | | \ <core_name>\impl\ddr3_sdram_mem_top_wrapper_<core_name>.v\<core_name>\impl\ddr3_sdram_mem_top_wrapper_<core_name>.vhd</core_name></core_name></core_name></core_name> | _ | Yes | This is the top-level file for IP evaluation (.v file if Verilog is selected or .vhd file if VHDL is selected). This file has blackbox instantiations of the core and I/O modules , source instantiation of clock synchronization module and a dummy logic for IP evaluation. Refer to the section on DUMMY LOGIC removal for more details. | | <username>.ngo</username> | _ | Yes | This file provides the synthesized IP core. | | Model Files | | | | | \models\ecp5\ddr3_clks.v\models\ecp5\ddr3_pll.v | Yes<br>Yes | _<br>_ | These are source files of clock synchronization logic. PLL and DQSDLL are used to generate system clock (SCLK) for the core, edge clocks (ECLK and SCLK2x) for I/O logic. | | | | | SCERZX) for I/O logic. | | File | Simulation | Synthesis | Description | |---------------------------------------------------------------------------|------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | \models\mem\ddr3_parameters.vh | Yes | _ | UDIMM, rdimm for RDIMM),<br>(mem_data_width:<br>8/16/24/32/40/48/56/64/72). | | Evaluation Test Bench Files | <u> </u> | | | | \testbench\top\ecp3\test_mem_ctrl.v | Yes | - | This is the evaluation testbench top-level file. | | \testbench\top\ecp3\Monitor.v\testbench\top\ecp3\odt_watchdog.v | Yes | ı | These are monitor files for the evaluation test bench. | | \tests\ecp5\cmd_gen.v | Yes | Ι | This is the command generator for the evaluation test bench. | | \tests\ecp5\tb_config_params.v | Yes | _ | This file is the test bench configuration parameter. | | \tests\ecp5\testcase.v | Yes | _ | This file is the evaluation test bench. | | Evaluation Script Files | | | | | \sim\aldec\ <core_name>_eval.do</core_name> | Yes | ı | This file is the Active-HDL script. | | \sim\aldec\ <core_name>_gatesim_<synthesis>.do</synthesis></core_name> | Yes | I | This file is the Active-HDL script for netlist simulation. This file is generated only if the selected device package has enough I/O for all the user side and memory side signals. <synthesis>: Precision or Synplify</synthesis> | | \sim\modelsim\ <core_name>_eval.do</core_name> | Yes | _ | This file is the ModelSim script. | | \sim\modelsim\ <core_name>_gatesim_<synthesis>.do</synthesis></core_name> | Yes | | This file is the ModelSim script for netlist simulation. This file is generated only if the selected device package has enough I/O for all the user side and memory side signals. <synthesis>: Precision or Synplify</synthesis> | | Evaluation Implementation Script Files | | | | | \impl\synplify\ <username>_eval.ldf</username> | _ | Yes | This is the Diamond project file for Synplify flow. | | \impl\lse\ <username>_eval.ldf</username> | _ | Yes | This is the Diamond project file for LSE flow. | | \impl\synplify\ <username>_eval.lpf</username> | _ | Yes | This is the par preference file for Synplify flow. | | \impl\lse\ <username>_eval.lpf</username> | _ | Yes | This is the par preference file for LSE flow. | | \impl\synplify\post_route_trace.prf | _ | Yes | This is the post_route preference file for Synplify flow. | 54 ## 5.3. DDR3 Memory Controller IP File Structure The DDR3 memory controller IP consists of the following four major functional blocks: - Top-level wrapper (RTL) - Obfuscated memory controller top-level wrapper for simulation and encrypted netlist memory controller core for synthesis - Clock Synchronous Module (RTL for simulation and Verilog flow synthesis or netlist for VHDL flow synthesis) All of these blocks are required to implement the IP on the target FPGA device. Figure 5.6 depicts the interconnection among those blocks. Figure 5.6. File Structure of DDR3 Memory Controller IP ## 5.3.1. Top-level Wrapper The core, I/O modules, and the CSM block are instantiated in the top-level wrapper. When a system design is made with the Lattice DDR3 memory controller core, this wrapper must be instantiated. The wrapper is fully parameterized by the generated parameter file. #### 5.3.2. Clock Synchronization Module The DDR3 memory controller has a clock synchronization module that generates the system clock (sclk) for the core and edge clock (eclk) for the I/O modules. The PLL implemented this block takes the reference clock input and generates the SCLK and ECLK outputs. In addition to clock generation, this block performs a synchronization process after every reset to lock a pre-defined phase relationship between these clocks. This clock synchronization block uses a DQSDLL to extract a PVT-compensated 90-degree delay count to the I/O block that appropriately shifts the DQS signal during write and read operations. The clock output (sclk) from the clock generator that is used to drive the core logic is also made available to the external user logic. If a system that uses the DDR3 memory controller IP is required to have a clock generator that is external to the IP, the incorporated clock generator block can be shifted out from the IP. Connections between the top-level wrapper and the clock generator are fully RTL based, and therefore, it is possible to modify the structure and connection of the core for the clock distribution to meet system needs. This module is provided as RTL source for all cases of simulation and for Verilog flow synthesis. For VHDL flow synthesis, this module is available as a netlist. #### 5.4. Simulation Files for IP Evaluation Once a DDR3 memory controller IP is generated, it contains a complete set of test bench files to simulate a few example core activities for evaluation. The simulation environment for the DDR3 memory controller IP is shown in Figure 5.7. This structure can be reused by system designers to accelerate their system validation. Figure 5.7. Simulation Structure for DDR3 Memory Controller Core Evaluation #### 5.4.1. Test Bench Top The test bench top includes the core under test, memory model, stimulus generator and monitor blocks. It is parameterized by the core parameter file. #### 5.4.2. Obfuscated Controller Simulation Model The obfuscated top-level wrapper simulation model for the controller includes the MC and PHY modules. This obfuscated simulation model must be included in the simulation. #### 5.4.3. Command Generator The command generator generates stimuli for the core. The core initialization and command generation activities are predefined in the provided test case module. It is possible to customize the test case module to see the desired activities of the core. #### 5.4.4. Monitor The monitor block monitors both the local user interface and DDR3 interface activities and generates a warning or an error if any violation is detected. It also validates the core data transfer activities by comparing the read data with the written data. #### 5.4.5. Test Bench Configuration Parameter The test bench configuration parameter provides the parameters for test bench files. These parameters are derived from the core parameter file and are not required to configure them separately. For users who need a special memory configuration, however, modifying this parameter set might provide a support for the desired configuration. #### 5.4.6. Memory Model The DDR3 memory controller test bench uses a memory simulation model provided by one of the most popular memory vendors. If a different memory model is required, it can be used by simply replacing the instantiation of the model from the memory configuration modules located in the same folder. #### 5.4.7. Memory Model Parameter This memory parameter file comes with the memory simulation model. It contains the parameters that the memory simulation model needs. It is not necessary for users to change any of these parameters. #### 5.4.8. Evaluation Script File A ModelSim and Aldec ACTIVE-HDL simulation macro script files are included for instant evaluation of the IP. All required files for simulation are included in the macro script. This simulation script can be used as a starting point of a user simulation project. #### 5.4.9. Note on Shortening Simulation Run Time The memory controller implements many timers to comply with JEDEC specifications. Due to these timers the functional simulation takes longer time at various stages of the simulation. In order to reduce the simulation run time, the controller has an option to lower the timer counts, particularly on those timers for waiting period. This option can be enabled by adding a define SIM in the simulation script. It is important to note that this reduced timer value is good only for the simulation and this define should not be included in the synthesis script. #### 5.5. Hardware Evaluation The DDR3 SDRAM IP core supports Lattice's IP hardware evaluation capability, which makes it possible to create versions of the IP core that operate in hardware for a limited period of time (approximately four hours) without requiring the purchase of an IP license. It may also be used to evaluate the core in hardware in user-defined designs. #### 5.5.1. Enabling Hardware Evaluation in Diamond To enable hardware evaluation in diamond: - 1. Choose Project > Active Strategy > Translate Design Settings. - 2. In the Strategy dialog box, enable/disable the hardware evaluation capability. It is enabled by default. ## 5.6. Regenerating/Recreating the IP Core By regenerating an IP core with the IPexpress tool, you can modify any of its settings including device type, design entry method, and any of the options specific to the IP core. Regenerating can be done to modify an existing IP core or to create a new but similar one. ## 5.6.1. Regenerating an IP Core in Clarity Designer Tool To regenerate an IP core in Clarity Designer: - In the Clarity Designer Builder window, right-click on the existing IP instance and choose Config. - 2. In the dialog box, choose the desired options. - For more information about the options, click **Help**. You may also click the **About** tab in the Clarity Designer window for links to technical notes and user guides. The IP may come with additional information. As the options change, the schematic diagram of the module changes to show the I/O and the device resources the module needs. - 3. Click Configure. ### 5.6.2. Recreating an IP Core in Clarity Designer Tool To recreate an IP core in Clarity Designer: - 1. In the Clarity Designer Catalog window, click the Import IP tab at the bottom. - 2. In the **Import IP** tab, choose the existing IPX/LPC source file of the module or IP to regenerate. - Specify the instance name in Target Instance. Note that this instance name should not be the same as any of the existing IP instances in the current Clarity Design project. - 4. Click **Import**. The module's dialog box opens showing the option settings. - 5. In the dialog box, choose the desired options. - For more information about the options, click **Help**. You may also click the **About** tab in the Clarity Designer window for links to technical notes and user guides. The IP may come with additional information. As the options change, the schematic diagram of the module changes to show the I/O and the device resources the module needs. - 6. Click **Configure**. ## 6. Application Support This chapter provides supporting information on using the DDR3 SDRAM Controller IP in complete designs. ## 6.1. Understanding Preferences The generated preference file contains preferences that fall mainly into one of the categories below. #### 6.1.1. FREQUENCY Preferences Each clock domain in the controller is defined by a Frequency preference. #### 6.1.2. MAXDELAY NET The MAXDELAY NET preference ensures that the net has a minimal net delay and falls within the allowed limit. Since this preference is highly over-constrained, the post-route trace preference file should be used to validate the timing results. ### 6.1.3. MULTICYCLE/BLOCK PATH The MULTICYCLE preference is applied to a path that is covered by the FREQUENCY constraint, but is allowed to be relaxed from its FRQUENCY constraint. The FREQUENCY constraint is relaxed in multiples of the clock period. The BLOCK preference is applied to a path that is not relevant for the timing analysis. #### 6.1.4. IOBUF The IOBUF preference assigns the required I/O types and attributes to the DDR3 I/O pads. #### **6.1.5. LOCATE** Only the em\_ddr\_dqs pads and the DLL site are located in the provided preference file per user selection. Note that not all I/O pads can be associated with a DQS (em\_ddr\_dqs) pad in a bank. Since there is a strict DQ-to-DQS association rule in each Lattice FPGA device, it is strongly recommended the DQ-to-DQS associations of the selected pinouts be validated using the implementation software before the PCB routing task is started. The DQ-to-DQS pad associations for a target FPGA device can be found in the datasheet or pinout table of the target device. For more details on memory controller pinout guidelines, refer to the documents below: - ECP5 and ECP5-5G High-Speed I/O Interface (TN1265) - LatticeECP3 High-Speed I/O Interface (TN1180) ## 6.2. Handling DDR3 IP Preferences in User Designs - The generated preference file uses the hierarchical paths for nets and cells. These paths are good for the Evaluation environment provided by the IP package. When the DDR3 controller is integrated into your design, all the hierarchical paths in the preference file should be updated based on your integrated environment. In most cases appending a wild case designation (such as "\*/") in the beginning of the path name may be enough. - The hierarchy structure and name of an internal net used in a preference is subject to change when there are changes in the design or when a different version of a synthesis tool is used. It is your responsibility to track these changes and update them in the preference file. The updated net and path names can be found in the map report file (.mrp) or through Floorplan View and Physical View in Diamond or the Design Planner tool. - If a preference has a wrong path or wrong name, it is dropped by the Place and Route tool and the dropped preferences are listed in the static timing report (.twr file). It is very important to check for such dropped preferences in the static timing report. ## 6.3. Reset Handling The controller provides two reset input ports at the local side. The rst\_n signal by default resets both the controller and the memory device. Usually this rst\_n is expected to include power\_on\_reset as well as the system reset and is implemented through global reset net (GSR) by default. Another reset input signal mem\_rst\_n is available to reset only the memory device, not the controller. In addition to routing this reset to the memory, the controller ensures that the memory reset signal em\_ddr\_reset\_n is asserted at least for a 100 ns period as required by the JEDEC specification, even if the input reset signal mem\_rst\_n is asserted for less than 100 ns. The minimum required reset assertion time for mem\_rst\_n is one system clock. The controller, through the user interface option **Controller Reset to Memory** (see Controller Reset to Memory) allows you to disable the rst\_n or mem\_rst\_n inputs from resetting the memory. When this option is disabled (unchecked) the memory side output port em\_ddr\_reset\_n is removed from the controller's output ports. In this disabled mode, rst\_n resets only the controller. It is you responsibility to implement a memory reset logic outside the controller and add a port for the memory reset. In addition, the user memory reset signal generated outside the controller must be fed to the mem\_rst\_n input of the controller to let the controller know the memory reset assertion. This enables the IP core to set the memory interface signals at the appropriate state as specified for the reset time. There may be many applications which need to handle the memory reset outside the IP core. For example, disabling the memory reset from the core can be useful when multiple host controllers need to be connected to and share a DDR3 memory. ## 6.4. Dummy Logic Removal When a DDR3 IP core is generated, IPexpress assigns all the signals from both the DDR3 and local user interfaces to the I/O pads. The number of DDR3 IP's user interface signals for read and write data buses together is normally more than eight times than that of the DDR3 memory interface. It is impossible for the core to be generated if the selected device does not have enough I/O pad resources. To facilitate the core evaluation with smaller package devices, IPexpress inserts dummy logic to decrease the I/O pad counts by reducing the local read\_data and write\_data bus sizes. With the dummy logic, a core can be successfully generated and evaluated even with smaller pad counts. The PAR process can be completed without a resource violation so that one can evaluate the performance and utilization of the core. However, the synthesized netlist does not function correctly because of the inserted dummy logic. The core with dummy logic, therefore, must be used only for evaluation. ## 6.5. Top-level Wrapper File Only for Evaluation Implementation For evaluation implementation using the Verilog core, a separate top-level wrapper file, <code>DDR3\_sdram\_mem\_top\_wrapper.v</code> is provided in the directory ..\ddr\_p\_eval\<usr\_name>\impl. This wrap- per file has a reduced number of local side data busses for the reason mentioned in the previous paragraph. The eval par project file <usr\_name>\_eval.ldf in the directory ..\ddr\_p\_eval\<usr\_name>\impl\<synthesis> points to this wrapper file for running evaluation implementation. For the VHDL flow, the top-level wrapper file ..\ $ddr_p_eval < usr_name > limpl \DDR3_sdram_mem_top_wrapper.vhd$ is provided for evaluation implementation. Note that this top-level wrapper file is not used for evaluation simulation. # 6.6. Top-level Wrapper file for All Simulation Cases and Implementation in a User's Design In real applications, since back end user logic design is attached to the core, most of the user side interface signals are embedded within the FPGA fabric and are not connected to the pads of the FPGA fabric. There is a main top-level wrapper file, ddr3\_sdram\_mem\_top\_wrapper.v, in the directory ..\ddr\_p\_eval\<usr\_name>\src\rtl\top\ecp5um. This wrapper is generated with a full local side data bus and is meant for simulation as well as for the final integration with user's logic for synthesis. Your par project file should point to this top-level wrapper file while implementing the IP core in your application. ## 6.7. RDIMM Module Support The controller is designed to work with the default settings of the RDIMM module's SSTE32882 Registering Clock Driver. There is no controller support to program the control word registers of the Clock Driver. #### A Note on Chip Select Signal Handling when a Single Rank RDIMM Module is Used In order to set the Clock Driver in normal mode, the controller provides two bits for the chip select signal em\_ddr\_cs\_n and always drives em\_ddr\_cs\_n[1] high. You are advised to connect both chip select bits to the corresponding chip select input pins of the RDIMM module. Leaving the chip select bit 1 input of the RDIMM module open leads to incorrect operation of the RDIMM module. ## 7. Core Validation The functionality of the DDR3 SDRAM Controller IP core has been verified via simulation and hardware testing in a variety of environments, including: - Simulation environment verifying proper DDR3 functionality when testing with Industry standard Denali's MMAV (Memory Modeler - Advanced Verification) verification IP - Hardware validation of the IP implemented on Lattice FPGA evaluation boards. Specific testing has included: - Verifying proper DDR3 protocol functionality - Verifying DDR3 electrical compliance. - In-house interoperability testing with multiple DIMM modules ## **References** For more information, refer to the following documents: - ECP5 and ECP5-5G High-Speed I/O Interface (TN1265) - LatticeECP3 High-Speed I/O Interface (TN1180) ## **Technical Support Assistance** Submit a technical support case through www.latticesemi.com/techsupport. ## **Appendix A. Resource Utilization** This appendix provides resource utilization information for Lattice FPGAs using the DDR3 SDRAM Controller IP core. The IP configurations shown in this chapter are generated using the Clarity Designer software tool. Clarity Designer is the Lattice IP configuration utility, and is included as a standard feature of the Diamond design tools. Details regarding the usage of Clarity Designer are found in the Clarity Designer and Diamond help systems. For more information on the Diamond design tools, visit the Lattice website at <a href="http://www.latticesemi.com/Products/DesignSoftwareAndIP">http://www.latticesemi.com/Products/DesignSoftwareAndIP</a>. #### **ECP5 Devices** Table A.1. Performance and Resource Utilization<sup>1, 4</sup> | Parameters | Slices | LUTs | Registers | EBR | I/O <sup>2</sup> | fMAX (MHz) <sup>3</sup> | |-------------------------|--------|------|-----------|-----|------------------|-------------------------| | Data Bus Width: 8 (x8) | 1800 | 2600 | 1700 | 0 | 42 | 400 MHz | | Data Bus Width: 16 (x8) | 1900 | 2650 | 1900 | 0 | 53 | (800 Mbps) | | Data Bus Width: 24 (x8) | 2000 | 2850 | 2050 | 0 | 64 | | | Data Bus Width: 32 (x8) | 2100 | 2950 | 2250 | 0 | 75 | | | Data Bus Width: 40 (x8) | 2200 | 3000 | 2450 | 0 | 86 | | | Data Bus Width: 48 (x8) | 2350 | 3200 | 2650 | 0 | 97 | | | Data Bus Width: 56 (x8) | 2450 | 3250 | 2850 | 0 | 108 | | | Data Bus Width: 64 (x8) | 2600 | 3450 | 3100 | 0 | 119 | | | Data Bus Width: 72 (x8) | 2700 | 3500 | 3300 | 0 | 130 | 333 MHz (666 Mbps) | #### Notes: - 1. Performance and utilization data are generated targeting an LFE5U/LFE5UM-85F-8BG756C device using Lattice Diamond 3.3 design soft- ware with an LFE5U/LFE5UM control pack. Performance may vary when using a different software version or targeting a different device density or speed grade within the ECP5 family. - 2. Numbers shown in the I/O column represent the number of primary I/O at the DDR3 memory interface. User interface (local side) I/O are not included. - 3. The DDR3 IP core can operate at 400 MHz (800 DDR3) in the fastest speed-grade (-8) when the data width is 64 bits or less and one chip select is used. - 4. The distributed RAM utilization is accounted for in the total LUT4 utilization. The actual LUT4 utilization is distributed among logic, distributed RAM, and ripple logic. #### **Ordering Part Number** The Ordering Part Number (OPN) for the DDR3 SDRAM Controller IP on ECP5 devices is DDR3-E5-U or DDR3\_E5\_UT. 64 ## **LatticeECP3 Devices** Table A.2. Performance and Resource Utilization<sup>1, 2, 4</sup> | Parameters | Slices | LUTs | Registers | EBR | 1/0 | fMAX (MHz) <sup>3</sup> | |-------------------------|--------|------|-----------|-----|-----|-------------------------| | Data Bus Width: 8 (x8) | 1741 | 2519 | 1764 | 0 | 42 | 400 MHz | | Data Bus Width: 16 (x8) | 1947 | 2661 | 2129 | 0 | 53 | (800 Mbps) | | Data Bus Width: 24 (x8) | 2157 | 2820 | 2467 | 0 | 64 | | | Data Bus Width: 32 (x8) | 2337 | 2934 | 2803 | 0 | 75 | | | Data Bus Width: 40 (x8) | 2266 | 2890 | 2685 | 0 | 86 | | | Data Bus Width: 48 (x8) | 2401 | 2968 | 2886 | 0 | 97 | | | Data Bus Width: 56 (x8) | 2532 | 3080 | 3112 | 0 | 108 | | | Data Bus Width: 64 (x8) | 2662 | 3212 | 3320 | 0 | 119 | | | Data Bus Width: 72 (x8) | 2795 | 3348 | 3469 | 0 | 130 | 333 MHz (666 Mbps) | #### Notes: - 1. Performance and utilization data are generated targeting an LFE3-150EA-8FN1156C device using Lattice Diamond 3.3 software. Performance may vary when using a different software version or targeting a different device density or speed grade within the LatticeECP3 family. - 2. LatticeECP3 EA silicon support only. - 3. The DDR3 IP core can operate at 400 MHz (800 DDR3) in the fastest speed-grade (-8, -8L or -9) when the data width is 64 bits or less and one chip select is used. - 4. The distributed RAM utilization is accounted for in the total LUT4 utilization. The actual LUT4 utilization is distributed among logic, distributed RAM, and ripple logic. #### **Ordering Part Number** The Ordering Part Number (OPN) for the DDR3 SDRAM Controller IP on ECP5 devices is DDR3-E5-U or DDR3\_E5\_UT. ## **Appendix B. Lattice Device Versus DDR3 IP Matrix** The maximum DDR3 bus data width supported in a LatticeECP3 device depends on the number of DQS groups available in the device. The available number of DQS groups in the left or right side varies with each LatticeECP3 and ECP5 device density and package. While all the DQS groups fully support DDR3 electrical and protocol specifications, consider Simultaneous Switching Noise (SSN) guidelines for the proper placement of the DQS pins. These guidelines are driven by the following factors: - Properly terminated interface - SSN optimized PCB layout - SSN considered I/O pad assignment - Use of pseudo power pads LatticeECP3 High-Speed I/O Interface (TN1180) provides detailed information on the SSN-considered I/O pad assignment and the use of pseudo power pads. This technical note also includes a Recommended DQS Group Allocation table for each LatticeECP3 device and package. These tables can be used as a baseline. You are advised to derive the best DQS placement for higher or lower data widths depending on the level of adherence to all the factors of the Simultaneous Switching Noise (SSN) guidelines. ## **Appendix C. LatticeECP3 DDR3 IP Locate Constraints** LatticeECP3 DDR3 IP has a few critical macro like blocks that require specific placement locations. This is achieved by adding a number of *LOCATE* constraints in the preference file for these blocks. There are two groups of locate constraints applied in the preference file. - One group consists of a list of locate constraints for the read\_pulse\_delay logic. Each of these locate constraints corresponds to a particular DQS pin. - One group consists of a list of locate constraints for the clock synchronization logic. Each clk\_in pin has one group of these locate preferences. As per the DQS pins and clk\_in pin selected through the Pin Selection tab of the IPexpress user interface (refer to Pin Selection Tab), the IP generation process automatically adds the corresponding locate constraints into the preference file. If you decide to change any of the DQS pins or the clk\_in pin, you may regenerate the IP after selecting the new pins in the user interface. In such a case, the new preference file contains the new locate preferences. Alternatively, you may regenerate the IP in different project directory and copy only these locate preferences from the new preference file into the preference file in the current working directory. As mentioned previously, for the selected clock input pin, the IP generation process automatically adds the corresponding locate constraints into the preference file. This clock input pin is the dedicated PLL clock input pin for a particular PLL. In the Pin Selection Tab of the DDR3 ver1.2 IP user interface, only one clock input pin is available in the left and right side of the selected device. You have the option to select an alternative clock Input pin per side which is not shown in the user interface. This second clock input pin is a dedicated clock input of another PLL in the same side. In a future version of the DDR3 IP, these additional clock input pins are made available in the user interface. To use this additional clock input pin, you must manually edit the generated preference file by replacing the locations in few locate constraints. The following tables show the locations for each of those available second clock input pins. Note that there are no additional clock input pins available in LatticeECP3-17 devices. Table C.1. Left Side Second Clock Input Pin Locations (LatticeECP3-150; LatticeECP3-95) | Site | Comp. | LatticeECP3-150 | | LatticeECP3-95 | | | |--------------|-------------|-----------------|------------|----------------|------------|------------| | Left Side | CLKI | FPBGA1156 | FPBGA672 | FPBGA1156 | FPBGA672 | FPBGA484 | | Second Clock | | Y9 | U4 | Y9 | U4 | Т3 | | Input | PLL | R79C5 | R79C5 | R61C5 | R61C5 | R61C5 | | | sync | LECLKSYNC1 | LECLKSYNC1 | LECLKSYNC1 | LECLKSYNC1 | LECLKSYNC1 | | | clk_phase0 | R78C5D | R78C5D | R60C5D | R60C5D | R60C5D | | | clk_phase1a | R60C2D | R60C2D | R42C2D | R42C2D | R42C2D | | | clk_phase1b | R60C2D | R60C2D | R42C2D | R42C2D | R42C2D | | | clk_stop | R60C2D | R60C2D | R42C2D | R42C2D | R42C2D | Table C.2. Left Side Second Clock Input Pin Locations (LatticeECP3-70; LatticeECP3-35) | Site | Comp. | LatticeECP3-70 | | LatticeECP3-35 | | | |--------------|-------------|----------------|------------|----------------|------------|------------| | Left Side | CLKI | FPBGA1156 | FPBGA672 | FPBGA484 | FPBGA672 | FPBGA484 | | Second Clock | | Y9 | U4 | Т3 | U4 | T3 | | Input | PLL | R61C5 | R61C5 | R61C5 | R53C5 | R53C5 | | | sync | LECLKSYNC1 | LECLKSYNC1 | LECLKSYNC1 | LECLKSYNC1 | LECLKSYNC1 | | | clk_phase0 | R60C5D | R60C5D | R60C5D | R52C5D | R52C5D | | | clk_phase1a | R42C2D | R42C2D | R42C2D | R34C2D | R34C2D | | | clk_phase1b | R42C2D | R42C2D | R42C2D | R34C2D | R34C2D | | | clk_stop | R42C2D | R42C2D | R42C2D | R34C2D | R34C2D | ## Table C.3. Right Side Second Clock Input Pin Locations (LatticeECP3-150; LatticeECP3-95) | Site | Comp. | LatticeECP3-150 | | LatticeECP3-95 | | | |--------------|-------------|-----------------|------------|----------------|------------|------------| | Right Side | CLKI | FPBGA1156 | FPBGA672 | FPBGA1156 | FPBGA672 | FPBGA484 | | Second Clock | | Y28 | V20 | Y28 | V20 | R17 | | Input | PLL | R79C178 | R79C178 | R61C142 | R61C142 | R61C142 | | | sync | RECLKSYNC1 | RECLKSYNC1 | RECLKSYNC1 | RECLKSYNC1 | RECLKSYNC1 | | | clk_phase0 | R78C178D | R78C178D | R60C142D | R60C142D | R60C142D | | | clk_phase1a | R60C181D | R60C181D | R42C145D | R42C145D | R42C145D | | | clk_phase1b | R60C181D | R60C181D | R42C145D | R42C145D | R42C145D | | | clk_stop | R60C180D | R60C180D | R42C144D | R42C144D | R42C144D | ## Table C.4. Right Side Second Clock Input Pin Locations (LatticeECP3-70; LatticeECP3-35) | Site | Comp. | LatticeECP3-70 | | LatticeECP3-35 | | | |--------------|-------------|----------------|------------|----------------|------------|------------| | Right Side | CLKI | FPBGA1156 | FPBGA672 | FPBGA484 | FPBGA672 | FPBGA484 | | Second Clock | | Y28 | V20 | R17 | V20 | R17 | | Input | PLL | R61C142 | R61C142 | R61C142 | R53C70 | R53C70 | | | sync | RECLKSYNC1 | RECLKSYNC1 | RECLKSYNC1 | RECLKSYNC1 | RECLKSYNC1 | | | clk_phase0 | R60C142D | R60C142D | R60C142D | R52C70D | R52C70D | | | clk_phase1a | R42C145D | R42C145D | R42C145D | R34C73D | R34C73D | | | clk_phase1b | R42C145D | R42C145D | R42C145D | R34C73D | R34C73D | | | clk_stop | R42C144D | R42C144D | R42C144D | R34C72D | R34C72D | 69 ## **Revision History** ## Document Revision 2.2, IP Core Version 3.2, September 2020 | Section | Change Summary | | | | | | |--------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|--| | | Updated Table 1.1. DDR3 IP Core Quick Facts for ECP5 in the Quick Facts section. | | | | | | | Introduction | Added Resource Utilization values. | | | | | | | | Removed Synopsys Synplify Pro for Lattice version number. | | | | | | | IP Core Generation and Evaluation for LatticeECP3 DDR3 | Updated Table 4.1. File List. Updated the top-level file for simulation and synthesis. | | | | | | | ID Core Consentian and | Updated Table 5.1. IPexpress File List. | | | | | | | IP Core Generation and Evaluation for LatticeECP3 DDR3 | Updated the top-level file for simulation and synthesis. | | | | | | | Evaluation for LatticeECF 3 DDN3 | Added the top-level file for IP evaluation. | | | | | | | | Added EBR values to the following tables and added footnotes: | | | | | | | Appendix A. Resource Utilization | Table A.1. Performance and Resource Utilization | | | | | | | | Table A.2. Performance and Resource Utilization | | | | | | #### Document Revision 2.1, IP Core Version 3.2, May 2020 | Section | Change Summary | |--------------|----------------------------------------------------------------------------------------------------------------------------------------| | Disclaimers | Added this section. | | | Updated Features item to: | | Introduction | "Interfaces to DDR3 SDRAM at speeds of up to 400 MHz / 800 Mbps in –8 speed grade ECP5 devices and –9 speed grade LatticeECP3 devices" | #### Document Revision 2.0, IP Core Version 3.2, April 2019 | Section | Change Summary | | |------------------------|----------------------------------------------------------------------------------|--| | All | Changed document number from IPUG80 to FPGA-IPUG-02047. | | | | Updated document template. | | | Introduction | Updated Table 1.1, DDR3 IP Core Quick Facts for ECP5 in the Quick Facts section. | | | Functional Description | Updated Figure 2.1, DDR3 SDRAM controller block diagram. | | | | Updated Write Leveling description in DDR3 PHY Module section | | | Signal Description | Edited data_mask size representation. | | ## Document Revision 1.9, IP Core Version 3.1, October 2016 | Section | Change Summary | | | |-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | All | Added support for ECP5-5G (LFE5UM5G) devices. | | | | Functional Description | Updated Write Leveling description in the Initialization Module section. | | | | Parameter Settings | <ul> <li>Updated Type Tab section. Added reference to the Initialization Module section in the description of write leveling.</li> <li>Updated Table 3-1, IP Core Parameters. Revised Memory Data Bus size Range/Options.</li> </ul> | | | | IP Core Generation and Evaluation for ECP5 DDR3 | Updated Table 5-1, File List. Revised Model Files mem_data_width. | | | | Support Resources | Updated Lattice Technical Support section. | | | ## Document Revision 1.8, IP Core Version 3.0, September 2014 | Section | Change Summary | |---------|------------------------------------------------------------------------------| | All | Combined user's guide version for both LatticeECP3 DDR3 IP and ECP5 DDR3 IP. | All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. FPGA-IPUG-02047-2.2 Document Revision 1.7, IP Core Version 3.0 esr, May 2014 | Section | Change Summary | |---------|--------------------------------------------------------------------| | All | User's guide version with information only on ECP5 DDR3 IP. | | | Streamlined the preference file for easy implementation. | | | Write level error signal wl_err is added as a local side I/O port. | #### Document Revision 1.6, IP Core Version 1.5, December 2013 | Section | Change Summary | | |------------------------|--------------------------------------------------------------------------|--| | Functional Description | Updated DDR3 SDRAM Controller Block Diagram figure. | | | | Updated Write leveling description. | | | Parameters Settings | Added notes to Memory Device Timing Tab figure and MAXDELAY NET section. | | | Support Resources | Updated Technical Support Assistance information. | | #### Document Revision 1.5, IP Core Version 1.4, March 2012 | Section | Change Summary | | | |---------------------------------|----------------------------------------------------------------------------------|--|--| | All | Added support for LatticeECP3-17EA-328 device. | | | | | Added support for LatticeECP3 device speed grades: -6L, -7L, -8L and -9. | | | | | Removed references to ispLEVER design software. | | | | Functional Description | Updated Signal Descriptions table – Updated description for wl_rst_datapath. | | | | Parameters Settings | Updated IP Core Parameters table. | | | | | Updated 2T Mode text section. | | | | | Replaced figure: DDR3 SDRAM IP Core Pin Selection Options in the IPexpress Tool. | | | | IP Core Generation and | Replaced figure: IPexpress Tool Dialog Box. | | | | Evaluation for LatticeECP3 DDR3 | Replaced figure: Configuration user interface. | | | | | Updated Clock Synchronization Module text section. | | | | Core Validation | Added note on netlist simulation. | | | #### Document Revision 1.4, IP Core Version 1.3, December 2011 | Section | Change Summary | |--------------|----------------------------------------------------------------------------| | Introduction | Updated Appendix B with reference to SSN guidelines for DQS pin placement. | #### Document Revision 1.3, IP Core Version 1.3, June 2011 | Section | Change Summary | | |---------|-----------------------------------------------------------------------------------------------------------------------------------|--| | All | Added support for Dual Rank memory. | | | | <ul> <li>During an Auto Refresh command burst, the Precharge command is issued only for the<br/>first Refresh command.</li> </ul> | | | | <ul> <li>Resolved cmd_rdy inactive issue during long power down period.</li> </ul> | | | | Added restricted netlist simulation capability. | | ## Document Revision 01.2, IP Core Version 1.2, December 2010 | Section | Change Summary | | |---------|---------------------------------------------------|--| | All | Added support for RDIMM module. | | | | Added support for x4 memory device configuration. | | | | Improved core throughput. | | | | Added selection for controller reset to memory. | | | | Improved Clock Synchronization Module (CSM). | | © 2010-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ## Document Revision 01.1, IP Core Version 1.1, July 2010 | Section | Cha | Change Summary | | |---------|-----|-------------------------------------------|--| | All | • | Added support for Diamond software. | | | | • | Added support for all memory datawidths. | | | | • | Added Support for LatticeECP3-EA devices. | | | | • | Added Write leveling selection. | | ## Document Revision 01.0, IP Core Version 1.0, February 2010 | Section | Change Summary | |---------|------------------| | All | Initial release. | www.latticesemi.com