**Property of Lite-On Only** ### **FEATURES** - \*0.3 INCH (7.62 mm) DIGIT HEIGHT. - \*FOUR-DIGIT, RIGHT HAND DECIMAL. - \*WIDE SUPPLY VOLTAGE OPERATION. - \*SERIAL DATA INPUT. - \*CONSTANT CURRENT DRIVERS. - \*CONTINUOUS BRIGHTNESS CONTROL. - \*OUTPUT AVAILABLE FOR TWO EXTERNAL LEDS. - \*WIDE VIEWING ANGLE. - \*TTL COMPATIBLE. #### **DESCRIPTION** The LTM-8328C is a 0.3 inch (7.62mm) digit display. It has a built-in M5450 MOS IC that contains serial data input and 35 bit shift control. The MOS IC produced with N-channel silicon gate technology. This device utilizes AlGaAs red LED chips, which are made from AlGaAs on a non-transparent GaAs substrate. Have black face with diffusion tape. #### **DEVICE** | PART NO | DESCRIPTION | | | | | |------------|---------------------|--|--|--|--| | AlGaAs Red | FOUR DIGIT R.H.D.P, | | | | | | LTM-8328C | WITH I.C DRIVER | | | | | PART NO.: LTM-8328C PAGE: 1 of 6 **Property of Lite-On Only** ## **PACKAGE DIMENSIONS** NOTES: All dimensions are in millimeters. Tolerances are $\pm 0.25$ mm(0.01") unless otherwise noted. ## PIN CONNECTION | NO. | CONNECTION | NO. | CONNECTION | |-----|-------------|-----|------------| | 1 | EXT LED1 | 6 | VDD | | 2 | EXT LED2 | 7 | DIMMER | | 3 | DATA ENABLE | 8 | GND | | 4 | DATA SERIAL | 9 | VLED | | 5 | CLOCK | | | PART NO.: LTM-8328C PAGE: 2 of 6 **Property of Lite-On Only** ## INTERNAL CIRCUIT DIAGRAM ## **SERIAL DATA INPUT SEQUENCE** | BIT | DIGIT | SEGMENT | BIT | DIGIT | SEGMENT | |-----|-------|---------|-----|-------|---------| | 1 | 1 | Α | 18 | 3 | В | | 2 | 1 | В | 19 | 3 | С | | 3 | 1 | С | 20 | 3 | D | | 4 | 1 | D | 21 | 3 | E | | 5 | 1 | E | 22 | 3 | F | | 6 | 1 | F | 23 | 3 | G | | 7 | 1 | G | 24 | 3 | DP | | 8 | 1 | DP | 25 | 4 | Α | | 9 | 2 | Α | 26 | 4 | В | | 10 | 2 | В | 27 | 4 | С | | 11 | 2 | С | 28 | 4 | D | | 12 | 2 | D | 29 | 4 | Е | | 13 | 2 | Е | 30 | 4 | F | | 14 | 2 | F | 31 | 4 | G | | 15 | 2 | G | 32 | 4 | DP | | 16 | 2 | DP | 33 | | LED1 | | 17 | 3 | Α | 34 | | LED2 | PART NO.: LTM-8328C PAGE: 3 of 6 **Property of Lite-On Only** ## ABSOLUTE MAXIMUM RATING AT TA=25°C | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | | | |---------------------------------------------------------------------------|---------------------|------|------|------|--|--| | Supply Voltage | Vdd | -0.3 | 12 | V | | | | Input Voltage | Vı | -0.3 | 12 | V | | | | Off State Output Voltage | Vo(off) | | 12 | V | | | | LED Supply Voltage | VLED | 2.8 | 3.5 | V | | | | Power Dissipation of IC | P <sub>D</sub> (IC) | | 335 | mW | | | | Supply Current | IDD | | 8.5 | mA | | | | Operating Temperature Range | Тор | -20 | +60 | °C | | | | Storage Temperature Range | Tstg | -20 | +60 | °C | | | | Solder Temperature: 1/1 6 inch Below Seating Plane for 3 Seconds at 260°C | | | | | | | NOTE:1.All Voltages are with respect to Vss(GND). ## RECOMMENDED OPERATING CONDITION AT TA=25°C | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | TEST CONDITION | |--------------------------|---------|--------------------|------|------|----------|------------------| | Supply Voltage | Vdd | 4.75 | | 11 | <b>V</b> | | | Input Voltage | | | | | | | | Logical "0" Level | | -0.3 | | 0.8 | V | ±10uA Input Bias | | Logical "1" Level | Vı | 2.2 | | Vdd | V | 4.75V< VDD<5.25V | | Logical "1" Level | | V <sub>DD</sub> -2 | | Vdd | V | VDD > 5.25V | | Brightness Input Current | lв | 0 | | 0.75 | mA | | | Brightness Input Voltage | Vв | 3 | | 4.3 | V | Input Current | | | | | | | | =750uA | | Off State Voltage | Vo(off) | | | 11 | V | | | Ouput Sink Current | | | | | | | | Segment Off | | | | 10 | uA | IB=0uA | | Segment On | | | 3 | | mΑ | IB=100uA | | | | | 6 | | mΑ | IB=200uA | | Input Clock Frequency | FCLOCK | 0 | | 0.5 | MHZ | | | Ouput Matching | lo | | | ±20 | % | | | PART NO.: LTM-8328C | PAGE: | 4 | of | 6 | | | |---------------------|-------|---|----|---|--|--| |---------------------|-------|---|----|---|--|--| <sup>2.</sup>Power dissipation of IC is given by PD = (VLED - VF) • (IF) • (NO. of Segments) <sup>+ (8.5</sup>mA) • (V<sub>DD</sub>) <sup>\*</sup> VF is LED forward voltage. **Property of Lite-On Only** ## ELECTRICAL OPTICAL CHARACTERISTICS AT TA=25°C | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | UNIT | TEST CONDITION | |-----------------------------------|---------------------|------|------|------|------|-----------------------| | Average Luminous Intensity | lv | 2100 | 6000 | | ucd | I <sub>B</sub> =0.4mA | | Peak Emission Wavelength | λр | | 660 | | nm | Iв=0.4mA | | Spectral Line Half-Width | $\triangle \lambda$ | | 35 | | nm | Iв=0.4mA | | Dominant Wavelength | λd | | 638 | | nm | I=20mA | | Luminous Intensity Matching Ratio | lv-m | | | 2:1 | | Iв=0.4mA | #### **FUNCTIONAL DESCRIPTION** Serial data transfer from the data source to the display driver is accomplished with 2 signals serial data and clock. Using a format of a leading "1" following by the 35 data bits allows data transfer without an additional load signal. The 35 data bits are latched after the 36<sup>th</sup> bit is completed, thus providing non-multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time. Brightness of display is determined by control the Output current of LED display. A 1nF capacitor should be connected to brightness control, Pin 7 to prevent possible oscillations. The output current is typically 25 times greater than the current into Pin 7 which is set by an external variable resistor. There is an internal limiting resistor of $400\Omega$ nominal value. Figure 1 shows the input data format. A start bit of logical "1" proceed the 35 bits of data. At the 36<sup>th</sup> clock, a LOAD signal is generated synchronously with the high state of the clock, which loads the 35 bits of the shift registers into the latches. At the low state of the clock a RESET signal is generated which clears all the shift registers for the next set of data. The shift registers are static master-slave configuration. There is no clear for portion of the first register, thus allowing continuous operation. There must be a complete set of 36 clocks or the shift registers won't clear. When power is first applied to the chip an internal power ON reset signal is generated which reset all registers and all latched. The ATART bit and first clock return the chip on its normal operation. Bit 1 is the first following the start bit and it will appear on the Figure 2 shows the timing relationship between data clock, and DATA ENABLE. A maximum clock frequency of 0.5 MHz is assumed. PART NO.: LTM-8328C PAGE: 5 of 6 **Property of Lite-On Only** ## **FIGURE.1 Input Data Format** ## **FIGURE.2 Timing Relationship** PART NO.: LTM-8328C PAGE: 6 of 6