# 双通道精度可调节限流电源开关 查询样品: TPS2560A, TPS2561A # 特性 - 2个分开的电流限制通道 - 满足USB电流限制要求 - 可调电流限制, 250 mA-2.8 A (典型值) - 精确的2.1A(最小值)/2.5A(最大值)设置(包 括电阻器) - 快速过流响应 3.5µs (典型值) - 2个44mΩ高侧金属氧化物半导体场效应晶体 管(MOSFET) - 工作范围: 2.5V 至 6.5V - 最大待机电源电流2µA - 内置软启动 - 15 kV/8 kV系统级静电放电(ESD)能力 - UL列表 文件号E169910 - 经认证的CB&Nemko ## 应用范围 - USB端口/集线器 - 数字电视 - 机顶盒 - 网络语音(VOIP)电话 #### 说明 TPS2560A 和 TPS2561A是一款双通道配电开关,此 器件用于对电流限制精度有要求或者会遇到重电容负载 和短路的应用。 这些器件借助一个外部电阻器为每个 通道提供一个250mA至2.8A间(典型值)的可编程电 流限制阀值。 对电源开关的上升和下降次数进行控制 以便大大降低接通/切断期间的电流浪涌。 当输出负载超过电流限制阀值时,通过切换至恒定电流 模式, TPS2560A/61A器件的每个通道将输出电流限制 到一个安全水平上。 在过流和过热条件下,每个通道 的FAULTx逻辑输出独立低电平有效。 ENx = Active Low for the TPS2560A ENx = Active High for the TPS2561A Figure 1. Typical Application as USB Power Switch Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **AVAILABLE OPTIONS AND ORDERING INFORMATION** | DEVICE <sup>(1)</sup> | AMBIENT<br>TEMPERATURE (2) | ENABLE | SON <sup>(3)</sup><br>(DRC) | MARKING | RECOMMENDED MAXIMUM CONTINUOUS LOAD CURRENT PER CHANNEL | |-----------------------|----------------------------|-------------|-----------------------------|---------|---------------------------------------------------------| | TPS2560A | 40°C to 05°C | Active low | TPS2560ADRC | 2560A | 2.5.4 | | TPS2561A | –40°C to 85°C | Active high | TPS2561ADRC | 2561A | 2.5 A | - (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. - (2) Maximum ambient temperature is a function of device junction temperature and system level considerations, such as power dissipation and board layout. See dissipation rating table and recommended operating conditions for specific information related to these devices. - (3) Add an R suffix to the device type for tape and reel. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted (1) (2) | | | VALUE | UNIT | |--------|-----------------------------------------------|----------------------------------|------| | Voltag | e range on IN, OUTx, ENx or ENx, ILIM, FAULTx | -0.3 to 7 | V | | Voltag | e range from IN to OUTx | –7 to 7 | V | | Contir | nuous output current | Internally Limited | | | Contir | nuous total power dissipation | See the Dissipation Rating Table | | | Contir | nuous FAULTx sink current | 25 | mA | | ILIM s | ource current | Internally Limited | mA | | ESD | НВМ | 2 | kV | | ESD | CDM | 500 | V | | ESD - | - system level (contact/air) <sup>(3)</sup> | 8/15 | kV | | Maxim | num junction temperature | -40 to OTSD2 <sup>(4)</sup> | °C | - (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) Voltages are referenced to GND unless otherwise noted. - (3) Surges per EN61000-4-2, 1999 applied between USB and output ground of the TPS2560AEVM (HPA424) evaluation module (documentation available on the Web.) These were the test level, no the failure threshold. - (4) Ambient over temperature shutdown threshold #### **DISSIPATION RATING TABLE** | BOARD | PACKAGE | THERMAL<br>RESISTANCE <sup>(1)</sup><br>θ <sub>JA</sub> | THERMAL<br>RESISTANCE<br>θ <sub>JC</sub> | T <sub>A</sub> ≤ 25°C<br>POWER<br>RATING | |-----------------------|---------|---------------------------------------------------------|------------------------------------------|------------------------------------------| | High-K <sup>(2)</sup> | DRC | 41.6 °C/W | 10.7 °C/W | 2403 mW | - (1) Mounting per the PowerPAD<sup>TM</sup> Thermally Enhanced Package application report (SLMA002) - (2) The JEDEC high-K (2s2p) board used to derive this data was a 3in × 3in, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board. # **RECOMMENDED OPERATING CONDITIONS** | | | | | MIN | MAX | UNIT | |----------------------|----------------------------------------|----------|--|-----|------|------| | $V_{IN}$ | Input voltage, IN | | | 2.5 | 6.5 | V | | $V_{\overline{ENx}}$ | Fachla voltage | TPS2560A | | 0 | 6.5 | \/ | | $V_{ENx}$ | Enable voltage | TPS2561A | | 0 | 6.5 | V | | $V_{IH}$ | High-level input voltage on ENx or ENx | | | | | V | | $V_{IL}$ | Low-level input voltage on ENx or ENx | | | | 0.66 | V | | $I_{OUTx}$ | Continuous output current per channe | el, OUTx | | 0 | 2.5 | Α | | | Continuous FAULTx sink current | | | | 10 | mA | | TJ | Operating virtual junction temperature | | | -40 | 125 | °C | | R <sub>ILIM</sub> | Recommended resistor limit range | | | 20 | 187 | kΩ | # **ELECTRICAL CHARACTERISTICS** over recommended operating conditions, $V_{IENx} = 0 \text{ V}$ , or $V_{ENx} = V_{IN}$ (unless otherwise noted) | PARAMETER | | | MIN | TYP | MAX | UNIT | | | |---------------------|------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------|------|-------------------|------|----| | POWER | SWITCH | ·! | | | | | | | | | Static drain-source on-state | T <sub>J</sub> = 25 °C | | | | 44 | 50 | _ | | r <sub>DS(on)</sub> | resistance per channel, IN to OUTx | -40 °C ≤T <sub>J</sub> ≤125 | 5 °C | | | | 70 | mΩ | | | D | V <sub>IN</sub> = 6.5 V | | | 2 | 3 | 4 | | | t <sub>r</sub> | Rise time, output | V <sub>IN</sub> = 2.5 V | C <sub>Lx</sub> = 1 μF, R <sub>Lx</sub> = | 100 Ω, | 1 | 2 | 3 | 1 | | | F 11.0 | V <sub>IN</sub> = 6.5 V | (see Figure 2) | | 0.6 | 0.8 | 1.0 | ms | | t <sub>f</sub> | Fall time, output | V <sub>IN</sub> = 2.5 V | | 0.4 | 0.6 | 0.8 | Ī | | | ENABLE | INPUT EN OR EN | ·! | | | , | | | | | | Enable pin turn on/off threshold | | | | 0.66 | | 1.1 | V | | | Hysteresis | | | | | 55 <sup>(2)</sup> | | mV | | I <sub>EN</sub> | Input current | V <sub>ENx</sub> = 0 V or 6. | 5 V, V <sub>/ENx</sub> = 0 V or 6.5 | V | -0.5 | | 0.5 | μΑ | | t <sub>on</sub> | Turnon time | 0 4 | $C_{1x} = 1 \mu F, R_{1x} = 100 \Omega$ , (see Figure 2) | | | | 9 | ms | | t <sub>off</sub> | Turnoff time | $C_{Lx} = 1 \mu F, R_{Lx}$ | | | 6 | ms | | | | CURREN | IT LIMIT | | | | | | | | | | Occupant limit (see Figure 4) | OUTx connected to GND | | $R_{ILIM} = 24.3 \text{ k}\Omega \pm 1\%$ | 2100 | 2300 | 2500 | ^ | | Ios | Current-limit (see Figure 4) | OUT1 and OUT2 connected to GND R <sub>ILIM</sub> = 47.5 kΩ±1% | | | 2100 | 2300 | 2500 | mA | | t <sub>IOS</sub> | Response time to short circuit | V <sub>IN</sub> = 5.0 V (see | V <sub>IN</sub> = 5.0 V (see Figure 3) | | | | | μs | <sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account These parameters are provided for reference only, and do not constitute part of TI's published specifications for purposes of TI's product warranty. # **ELECTRICAL CHARACTERISTICS (continued)** over recommended operating conditions, $V_{IENx} = 0 \text{ V}$ , or $V_{ENx} = V_{IN}$ (unless otherwise noted) | | PARAMETER | TEST CO | MIN | TYP | MAX | UNIT | | |---------------------|---------------------------------------------|--------------------------------------------------|--------------------------------------------------------------|-----|-------------------|------|----| | SUPPLY ( | CURRENT | | | | | | | | I <sub>IN_off</sub> | Supply current, low-level output | $V_{IN}$ = 6.5 V, No load on OUTx, V $_{E}$ | $\overline{S_{Nx}} = 6.5 \text{ V or V}_{ENx} = 0 \text{ V}$ | | 0.1 | 2.0 | μΑ | | | Cumply augrent high layed autout | V 65 V No lood on OUT | $R_{ILIM} = 20 \text{ k}\Omega$ | | 100 | 125 | μΑ | | I <sub>IN_on</sub> | Supply current, high-level output | $V_{IN} = 6.5 \text{ V}$ , No load on OUT | $R_{ILIM} = 100 \text{ k}\Omega$ | | 85 | 110 | μΑ | | I <sub>REV</sub> | Reverse leakage current | V <sub>OUTx</sub> = 6.5 V, V <sub>IN</sub> = 0 V | T <sub>J</sub> = 25°C | | 0.01 | 1.0 | μΑ | | UNDERVO | OLTAGE LOCKOUT | | | | | | | | UVLO | Low-level input voltage, IN | V <sub>IN</sub> rising | | | 2.35 | 2.45 | V | | | Hysteresis, IN | T <sub>J</sub> = 25°C | | 35 | | mV | | | FAULTx F | LAG | | | | | | | | V <sub>OL</sub> | Output low voltage, FAULTx | I FAULTX = 1 mA | | | | 180 | mV | | | Off-state leakage | $V_{\overline{FAULTx}} = 6.5 V$ | | | | 1 | μΑ | | | FAULTx deglitch | FAULTx assertion or de-assertion | 6 | 9 | 13 | ms | | | THERMAL | L SHUTDOWN | | | | | | | | OTSD2 | Thermal shutdown threshold | | | 155 | | | °C | | OTSD | Thermal shutdown threshold in current-limit | | | 135 | | | °C | | | Hysteresis | | | | 20 <sup>(3)</sup> | | °C | <sup>(3)</sup> These parameters are provided for reference only, and do not constitute part of TI's published specifications for purposes of TI's product warranty. # **DEVICE INFORMATION** # **Pin Functions** | PIN | | | | DESCRIPTION | | | |----------|----------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | TPS2560A | TPS2561A | 1/0 | DESCRIPTION | | | | EN1 | 4 | - | I | Enable input, logic low turns on channel one power switch | | | | EN1 | - | 4 | I | Enable input, logic high turns on channel one power switch | | | | EN2 | 5 | - | I | Enable input, logic low turns on channel two power switch | | | | EN2 | - | 5 | I | Enable input, logic high turns on channel two power switch | | | | GND | 1 | 1 | | Ground connection; connect externally to PowerPAD | | | | IN | 2, 3 | 2, 3 | I | Input voltage; connect a 0.1 µF or greater ceramic capacitor from IN to GND as close to the IC as possible. | | | | FAULT1 | 10 | 10 | 0 | Active-low open-drain output, asserted during overcurrent or overtemperature condition on channel one. | | | | FAULT2 | 6 | 6 | 0 | Active-low open-drain output, asserted during overcurrent or overtemperature condition on channel two | | | | OUT1 | 9 | 9 | 0 | Power-switch output for channel one | | | | OUT2 | 8 | 8 | 0 | Power-switch output for channel two | | | | ILIM | 7 | 7 | 0 | External resistor used to set current-limit threshold; recommended 20 k $\Omega$ $\leq$ R <sub>ILIM</sub> $\leq$ 187 k $\Omega$ . | | | | PowerPAD | PAD | PAD | | Internally connected to GND; used to heat-sink the part to the circuit board traces. Connect PowerPAD to GND pin externally. | | | # **FUNCTIONAL BLOCK DIAGRAM** ## PARAMETER MEASUREMENT INFORMATION Figure 2. Test Circuit and Voltage Waveforms Figure 3. Response Time to Short Circuit Waveform Figure 4. Output Voltage vs. Current-Limit Threshold #### TYPICAL CHARACTERISTICS Figure 5. Typical Characteristics Reference Schematic Figure 6. Turn-on Delay and Rise Time **STRUMENTS** t - Time - 20 ms/div Figure 8. Full-Load to Short-Circuit Transient Response Figure 9. Short-Circuit to Full-Load Recovery Response V<sub>OUT1</sub> 5 V/div V<sub>OUT2</sub> 5 V/div FAULT2\_bar 5 V/div 2 A/div Figure 10. UVLO - Undervoltage Lockout - V Figure 11. I<sub>IN</sub> - Supply Current, Output Disabled - nA Figure 12. $I_{\text{IN}}$ – Supply Current, Output Enabled – $\mu A$ Figure 13. $I_{\text{IN}}$ – Supply Current, Output Enabled – $\mu\text{A}$ Figure 14. MOSFET $r_{DS(on)}$ Vs. Junction Temperature Figure 15. Switch Current Vs. Drain-Source Voltage Across Switch # **TYPICAL CHARACTERISTICS (continued)** Figure 17. Switch Current vs. Drain-Source Voltage Across Switch #### DETAILED DESCRIPTION #### **OVERVIEW** The TPS2560A/61A is a dual-channel, current-limited power-distribution switch using N-channel MOSFETs for applications where short circuits or heavy capacitive loads will be encountered. This device allows the user to program the current-limit threshold between 250 mA and 2.8 A (typ) per channel via an external resistor. This device incorporates an internal charge pump and gate drive circuitry necessary to drive the N-channel MOSFETs. The charge pump supplies power to the driver circuit for each channel and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.5 V and requires little supply current. The driver controls the gate voltage of the power switch. The driver incorporates circuitry that controls the rise and fall times of the output voltage to limit large current and voltage surges and provides built-in soft-start functionality. Each channel of the TPS2560A/61A limits the output current to the programmed current-limit threshold I<sub>OS</sub> during an overcurrent or short-circuit event by reducing the charge pump voltage driving the N-channel MOSFET and operating it in the linear range of operation. The result of limiting the output current to I<sub>OS</sub> reduces the output voltage at OUTx because the N-channel MOSFET is no longer fully enhanced. #### **OVERCURRENT CONDITIONS** The TPS2560A/61A responds to overcurrent conditions by limiting the output current per channel to I<sub>OS</sub>. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Two possible overload conditions can occur. The first condition is when a short circuit or partial short circuit is present when the device is powered-up or enabled. The output voltage is held near zero potential with respect to ground and the TPS2560A/61A ramps the output current to $I_{OS}$ . The TPS2560A/61A devices will limit the current to $I_{OS}$ until the overload condition is removed or the device begins to thermal cycle. The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. The device responds to the overcurrent condition within time $t_{IOS}$ (see Figure 3). The current-sense amplifier is overdriven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier recovers and ramps the output current to $I_{OS}$ . Similar to the previous case, the TPS2560A/61A will limit the current to $I_{OS}$ until the overload condition is removed or the device begins to thermal cycle. The TPS2560A/61A thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the above cases. The device turns off when the junction temperature exceeds 135°C (min) while in current limit. The device remains off until the junction temperature cools 20°C (typ) and then restarts. The TPS2560A/61A cycles on/off until the overload is removed (see Figure 9). #### **FAULTX RESPONSE** **NSTRUMENTS** The FAULTx open-drain outputs are asserted (active low) on an individual channel during an overcurrent or overtemperature condition. The TPS2560A/61A asserts the FAULTx signal until the fault condition is removed and the device resumes normal operation on that channel. The TPS2560A/61A is designed to eliminate false FAULTx reporting by using an internal delay "deglitch" circuit (9-ms typ) for overcurrent conditions without the need for external circuitry. This ensures that FAULTx is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving current-limited induced fault conditions. The FAULTx signal is not deglitched when the MOSFET is disabled due to an overtemperature condition but is deglitched after the device has cooled and begins to turn on. This unidrectional deglitch prevents FAULTx oscillation during an overtemperature event. ## UNDERVOLTAGE LOCKOUT (UVLO) The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted on/off cycling due to input voltage droop during turn on. # **ENABLE (ENX OR ENX)** The logic enables control the power switches and device supply current. The supply current is reduced to less than 2-µA when a logic high is present on ENx or when a logic low is present on ENx. A logic low input on ENx or a logic high input on ENx enables the driver, control circuits, and power switches. The enable inputs are compatible with both TTL and CMOS logic levels. #### THERMAL SENSE The TPS2560A/61A self protects by using two independent thermal sensing circuits that monitor the operating temperature of the power switch and disable operation if the temperature exceeds recommended operating conditions. Each channel of the TPS2560A/61A operates in constant-current mode during an overcurrent conditions, which increases the voltage drop across the power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, which increases the junction temperature during an overcurrent condition. The first thermal sensor (OTSD) turns off the individual power switch channel when the die temperature exceeds 135°C (min) and the channel is in current limit. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 20°C. The TPS2560A/61A also has a second ambient thermal sensor (OTSD2). The ambient thermal sensor turns off both power switch channels when the die temperature exceeds 155°C (min) regardless of whether the power switch channels are in current limit and will turn on the power switches after the device has cooled approximately 20°C. The TPS2560A/61A continues to cycle off and on until the fault is removed. # TEXAS INSTRUMENTS #### APPLICATION INFORMATION #### INPUT AND OUTPUT CAPACITANCE Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a $0.1\mu F$ or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to reduce voltage overshoot from exceeding the absolute maximum voltage of the device during heavy transient conditions. This is especially important during bench testing when long, inductive cables are used to connect the evaluation board to the bench power supply. Output capacitance is not required, but placing a high-value electrolytic capacitor on the output pin is recommended when large transient currents are expected on the output. #### PROGRAMMING THE CURRENT-LIMIT THRESHOLD The overcurrent threshold is user programmable via an external resistor, $R_{ILIM}$ . $R_{ILIM}$ sets the current-limit threshold for both channels. The TPS2560A/61A use an internal regulation loop to provide a regulated voltage on the ILIM pin. The current-limit threshold is proportional to the current sourced out of ILIM. The recommended 1% resistor range for $R_{ILIM}$ is 20 k $\Omega \le R_{ILIM} \le 187$ k $\Omega$ to ensure stability of the internal regulation loop. Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for $R_{ILIM}$ . The following equations calculates the resulting overcurrent threshold for a given external resistor value ( $R_{ILIM}$ ). The traces routing the $R_{ILIM}$ resistor to the TPS2560A/61A should be as short as possible to reduce parasitic effects on the current-limit accuracy. $$I_{OSmax}(mA) = \frac{52850V}{R_{ILIM}^{0.957}k\Omega}$$ $$I_{OSnom}(mA) = \frac{56000V}{R_{ILIM}k\Omega}$$ $$I_{OSmin}(mA) = \frac{61200V}{R_{ILIM}^{1.056}k\Omega}$$ (1) Figure 18. Current-Limit Threshold vs. R<sub>ILIM</sub> #### APPLICATION 1: DESIGNING ABOVE A MINIMUM CURRENT LIMIT STRUMENTS Some applications require that current limiting cannot occur below a certain threshold. For this example, assume that 2 A must be delivered to the load so that the minimum desired current-limit threshold is 2000 mA. Use the $I_{OS}$ equations and Figure 18 to select $R_{ILIM}$ . $$\begin{split} I_{OSmin}(mA) &= 2000mA \\ I_{OSmin}(mA) &= \frac{61200V}{R_{ILIM}^{1.056}k\Omega} \\ R_{ILIM}(k\Omega) &= \left(\frac{61200V}{I_{OSmin}mA}\right)^{\frac{1}{1.056}} \\ R_{ILIM}(k\Omega) &= 25.52k\Omega \end{split}$$ Select the closest 1% resistor less than the calculated value: $R_{ILIM} = 25.5 \text{ k}\Omega$ . This sets the minimum current-limit threshold at 2 A . Use the $I_{OS}$ equations, Figure 18, and the previously calculated value for $R_{ILIM}$ to calculate the maximum resulting current-limit threshold. $$\begin{split} R_{ILIM}(k\Omega) &= 25.5 k\Omega \\ I_{OSmax}(mA) &= \frac{52850 \text{V}}{R_{ILIM}^{0.957} k\Omega} \\ I_{OSmax}(mA) &= \frac{52850 \text{V}}{25.5^{0.957} k\Omega} \\ I_{OSmax}(mA) &= 2382 mA \end{split}$$ The resulting maximum current-limit threshold is 2382 mA with a 25.5 k $\Omega$ resistor. #### APPLICATION 2: DESIGNING BELOW A MAXIMUM CURRENT LIMIT Some applications require that current limiting must occur below a certain threshold. For this example, assume that the desired upper current-limit threshold must be below 1000 mA to protect an up-stream power supply. Use the $I_{OS}$ equations and Figure 18 to select $R_{ILIM}$ . $$\begin{split} I_{OSmax}(mA) &= 1000mA \\ I_{OSmax}(mA) &= \frac{52850V}{R_{ILIM}^{0.957}k\Omega} \\ R_{ILIM}(k\Omega) &= \left(\frac{52850V}{I_{OSmax}mA}\right)^{\frac{1}{0.957}} \\ R_{ILIM}(k\Omega) &= 63.16k\Omega \end{split}$$ Select the closest 1% resistor greater than the calculated value: $R_{ILIM}=63.4~k\Omega$ . This sets the maximum current-limit threshold at 1000 mA . Use the $I_{OS}$ equations, Figure 18, and the previously calculated value for $R_{ILIM}$ to calculate the minimum resulting current-limit threshold. $$\begin{split} R_{ILIM}(k\Omega) &= 63.4k\Omega \\ I_{OSmin}(mA) &= \frac{61200V}{R_{ILIM}^{1.056}k\Omega} \\ I_{OSmin}(mA) &= \frac{61200V}{63.4^{1.056}k\Omega} \\ I_{OSmin}(mA) &= 765mA \end{split}$$ (5) The resulting minimum current-limit threshold is 765 mA with a 63.4 k $\Omega$ resistor. # TEXAS INSTRUMENTS #### **ACCOUNTING FOR RESISTOR TOLERANCE** The previous sections described the selection of $R_{\rm ILIM}$ given certain application requirements and the importance of understanding the current-limit threshold tolerance. The analysis focused only on the TPS2560A/61A performance and assumed an exact resistor value. However, resistors sold in quantity are not exact and are bounded by an upper and lower tolerance centered around a nominal resistance. The additional $R_{\rm ILIM}$ resistance tolerance directly affects the current-limit threshold accuracy at a system level. The following table shows a process that accounts for worst-case resistor tolerance assuming 1% resistor values. Step one follows the selection process outlined in the application examples above. Step two determines the upper and lower resistance bounds of the selected resistor. Step three uses the upper and lower resistor bounds in the $I_{\rm OS}$ equations to calculate the threshold limits. It is important to use tighter tolerance resistors, e.g. 0.5% or 0.1%, when precision current limiting is desired. Table 1. Common R<sub>ILIM</sub> Resistor Selections | | | | ILIIVI | | | | | | |---------------------------------------|---------------|---------------|-------------|--------------|-----------------|----------------------|-----------------|--| | Desired Naminal | Ideal | Closest 1% | Resistor | Tolerance | | <b>Actual Limits</b> | | | | Desired Nominal<br>Current Limit (mA) | Resistor (kΩ) | Resistor (kΩ) | 1% low (kΩ) | 1% high (kΩ) | IOS MIN<br>(mA) | IOS Nom<br>(mA) | IOS MAX<br>(mA) | | | 300 | 186.7 | 187 | 185.1 | 188.9 | 241.6 | 299.5 | 357.3 | | | 400 | 140.0 | 140 | 138.6 | 141.4 | 328.0 | 400.0 | 471.4 | | | 600 | 93.3 | 93.1 | 92.2 | 94.0 | 504.6 | 601.5 | 696.5 | | | 800 | 70.0 | 69.8 | 69.1 | 70.5 | 684.0 | 802.3 | 917.6 | | | 1000 | 56.0 | 56.2 | 55.6 | 56.8 | 859.9 | 996.4 | 1129.1 | | | 1200 | 46.7 | 46.4 | 45.9 | 46.9 | 1052.8 | 1206.9 | 1356.3 | | | 1400 | 40.0 | 40.2 | 39.8 | 40.6 | 1225.0 | 1393.0 | 1555.9 | | | 1600 | 35.0 | 34.8 | 34.5 | 35.1 | 1426.5 | 1609.2 | 1786.2 | | | 1800 | 31.1 | 30.9 | 30.6 | 31.2 | 1617.3 | 1812.3 | 2001.4 | | | 2000 | 28.0 | 28 | 27.7 | 28.3 | 1794.7 | 2000.0 | 2199.3 | | | 2200 | 25.5 | 25.5 | 25.2 | 25.8 | 1981.0 | 2196.1 | 2405.3 | | | 2400 | 23.3 | 23.2 | 23.0 | 23.4 | 2188.9 | 2413.8 | 2633.0 | | | 2600 | 21.5 | 21.5 | 21.3 | 21.7 | 2372.1 | 2604.7 | 2831.9 | | | 2800 | 20.0 | 20 | 19.8 | 20.2 | 2560.4 | 2800.0 | 3034.8 | | #### POWER DISSIPATION AND JUNCTION TEMPERATURE The low on-resistance of the N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system level factors in addition to individual component analysis. Begin by determining the $r_{DS(on)}$ of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read $r_{DS(on)}$ from the typical characteristics graph. Using this value, the power dissipation can be calculated by: $$P_D = (R_{DS(on)} \times I_{OUT1}^2) + (R_{DS(on)} \times I_{OUT2}^2)$$ Where: P<sub>D</sub> = Total power dissipation (W) $r_{DS(on)}$ = Power switch on-resistance of one channel ( $\Omega$ ) $I_{OUTx}$ = Maximum current-limit threshold set by $R_{ILIM}(A)$ This step calculates the total power dissipation of the N-channel MOSFET. Finally, calculate the junction temperature: $$T_J = P_D \times \theta_{JA} + T_A$$ Where: $T_A$ = Ambient temperature (°C) $\theta_{JA}$ = Thermal resistance (°C/W) $P_D$ = Total power dissipation (W) Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using the "refined" $r_{DS(on)}$ from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance $\theta_{JA}$ , and thermal resistance is highly dependent on the individual package and board layout. The Dissipating Rating Table provides example thermal resistances for specific packages and board layouts. # Instruments #### **AUTO-RETRY FUNCTIONALITY** Some applications require that an overcurrent condition disables the part momentarily during a fault condition and re-enables after a pre-set time. This auto-retry functionality can be implemented with an external resistor and capacitor. During a fault condition, FAULTx pulls ENx low disabling the part. The part is disabled when ENx is pulled below the turn-off threshold, and FAULTx goes high impedance allowing C<sub>RETRY</sub> to begin charging. The part re-enables when the voltage on ENx reaches the turn-on threshold, and the auto-retry time is determined by the resistor/capacitor time constant. The part will continue to cycle in this manner until the fault condition is removed. Figure 19. Auto-Retry Functionality Some applications require auto-retry functionality and the ability to enable/disable with an external logic signal. The figure below shows how an external logic signal can drive EN through R<sub>FAULT</sub> and maintain auto-retry functionality. The resistor/capacitor time constant determines the auto-retry time-out period. Figure 20. Auto-Retry Functionality With External EN Signal #### TWO-LEVEL CURRENT-LIMIT CIRCUIT **INSTRUMENTS** Some applications require different current-limit thresholds depending on external system conditions. Figure 21 shows an implementation for an externally controlled, two-level current-limit circuit. The current-limit threshold is set by the total resistance from ILIM to GND (see previously discussed *Programming the Current-Limit Threshold* section). A logic-level input enables/disables MOSFET Q1 and changes the current-limit threshold by modifying the total resistance from ILIM to GND. Additional MOSFET/resistor combinations can be used in parallel to Q1/R2 to increase the number of additional current-limit levels. #### **NOTE** ILIM should never be driven directly with an external signal. Figure 21. Two-Level Current-Limit Circuit 30-Sep-2014 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPS2560ADRCR | ACTIVE | VSON | DRC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 2560A | Samples | | TPS2560ADRCT | ACTIVE | VSON | DRC | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 2560A | Samples | | TPS2561ADRCR | ACTIVE | VSON | DRC | 10 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 2561A | Samples | | TPS2561ADRCT | ACTIVE | VSON | DRC | 10 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 2561A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** 30-Sep-2014 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS2561A: Automotive: TPS2561A-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No—Lead (SON) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions, if present # DRC (S-PVSON-N10) # PLASTIC SMALL OUTLINE NO-LEAD ## THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # DRC (S-PVSON-N10) # PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使 用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III (或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 は田 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 立 口 | | 产品 | | <b>巡用</b> | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated