Low-I<sub>o</sub> Boost/SEPIC/ Inverting Converter with 1A, 60V Switch #### **FEATURES** - 3.2V to 36V Input Voltage Range - ► Low Quiescent Current and Low Ripple Burst Mode® Operation: I<sub>o</sub> = 6μA - ► 1A, 60V Power Switch - ► Positive or Negative Output Voltage Programming with a Single Feedback Pin - ► Fixed 2MHz Switching Frequency - Accurate 1.6V EN/UVLO Pin Threshold - ► Internal Compensation and Soft-Start - ► Low Profile (1mm) ThinSOT<sup>™</sup> Package #### **APPLICATIONS** - Industrial - ▶ Telecom - Medical Diagnostic Equipment - Portable Electronics #### **GENERAL DESCRIPTION** The ADPL26001 is a current-mode DC/DC converter capable of generating either positive or negative output voltages using a single feedback pin. It can be configured as a boost, single-ended primary inductance converter (SEPIC), or inverting converter consuming as low as 6µA of quiescent current. Low ripple Burst Mode operation maintains high efficiency down to very low output currents while keeping the output ripple below 15mV in a typical application. The internally compensated current-mode architecture results in stable operation over a wide range of input and output voltages. Integrated soft-start and frequency foldback functions are included to control inductor current during start-up. The ADPL26001 comes in small package options that combined with a high switching frequency of 2MHz, helps to maintain a small footprint for an overall efficient, space-saving and cost-effective solution. All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. patents, including 5438499, 7463497, 7471522. #### SIMPLIFIED APPLICATION DIAGRAM Figure 1. Simplified Boost Converter Figure 2. Efficiency and Power Loss vs. Load Current (Figure 28 Circuit) ## **TABLE OF CONTENTS** | Features | 1 | |--------------------------------------------------------------------|-----| | Applications | 1 | | General Description | 1 | | Simplified Application Diagram | 1 | | Revision History | 2 | | Specifications | 3 | | Absolute Maximum Ratings | 4 | | Pin Configurations and Function Descriptions | 5 | | Pin Descriptions | 5 | | Typical Performance Characteristics | 6 | | Block Diagram | g | | Theory of Operation | .10 | | Applications Information | .11 | | Achieving Ultra-Low Quiescent Current | .11 | | Programming Input Turn-On and Turn-Off Thresholds With EN/UVLO Pin | | | INTV <sub>cc</sub> Regulator | .12 | | Duty-Cycle Consideration | .12 | | Setting the Output Voltage | .13 | | Soft-Start | .13 | | Frequency Foldback | .14 | | Thermal Lockout | .14 | | Switching Frequency and Inductor Selection | .14 | | Input Capacitor | .15 | | Outp | put Capacitor and Output Ripple | 15 | |---------|-------------------------------------------------------------------------|-------| | Com | npensation | 15 | | Cera | amic Capacitors | 15 | | Diod | de Selection | 16 | | Layo | out Hints | 16 | | Ther | rmal Considerations | 16 | | Addi | itional Topologies: SEPIC and Inverting | 17 | | SEPI | IC Converter Applications | 17 | | SEPI | IC Converter: Switch Duty Cycle and Frequency | 17 | | | IC Converter: The Maximum Output Current ability and Inductor Selection | 17 | | SEPI | IC Converter: Output Diode Selection | 19 | | | IC Converter: Output and Input Capacitor Selecti | | | SEPI | IC Converter: Selecting the DC Coupling Capacito | or 20 | | Inve | rting Converter Applications | 20 | | Inve | rting Converter: Switch Duty Cycle and Frequenc | y 20 | | | erting Converter: Inductor, Output Diode and Inpu | | | Inve | rting Converter: Output Capacitor Selection | 21 | | | rting Converter: Selecting the DC Coupling | 21 | | Typical | l Application Circuits | 22 | | | e Dimensions | | | Orderir | ng Guide | 27 | # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|-----------------|-------------| | 0 | 12/23 | Initial Release | _ | analog.com Rev. 0 | 2 of 28 ## **SPECIFICATIONS** **Table 1. Electrical Characteristics** $(T_A = T_J = -40$ °C to 125°C, $V_{IN} = 12V$ , EN/UVLO = 12V, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS/COMMENTS | MIN | TYP | MAX | UNITS | |--------------------------------------------|----------------------|---------------------------------------------------------------|--------|-------|--------|--------| | V <sub>IN</sub> Operating Voltage<br>Range | V <sub>IN</sub> | | 3.2 | | 36 | V | | | | V <sub>EN/UVLO</sub> = 0.2V, T <sub>A</sub> = 25°C | | 0.9 | 2 | | | V <sub>IN</sub> Quiescent Current at | ı | $V_{EN/UVLO} = 0.2V$ | | 2 | 5 | 4 | | Shutdown | $I_{Q-SD}$ | $V_{EN/UVLO} = 1.5V, T_A = 25^{\circ}C$ | | 2 | 5 | μΑ | | | | V <sub>EN/UVLO</sub> = 1.5V | | 3.6 | 9.5 | | | | | Sleep Mode, Not Switching, T <sub>A</sub> = 25°C | | 5.5 | 10 | | | V Quincont Current | , | Sleep Mode, Not Switching | | 8.5 | 15 | | | V <sub>IN</sub> Quiescent Current | ΙQ | Active Mode, Not Switching, T <sub>A</sub> = 25°C | | 780 | 1100 | μΑ | | | | Active Mode, Not Switching | | 840 | 1200 | | | FBX Regulation | 1 | | | | • | | | FBX Regulation | V | FBX > 0V | 1.568 | 1.6 | 1.632 | V | | Voltage | $V_{FBX\_REG}$ | FBX < 0V | -0.820 | -0.80 | -0.780 | V | | EDV Line Degulation | | $FBX > 0V, 3.2V < V_{IN} < 36V, T_A = 25^{\circ}C$ | | 0.005 | 0.015 | 0/./\/ | | FBX Line Regulation | | FBX < 0V, 3.2V < V <sub>IN</sub> < 36V, T <sub>A</sub> = 25°C | | 0.005 | 0.015 | %/V | | FBX Pin Current | I <sub>FBX</sub> | FBX = 1.6V, -0.8V | -10 | | 10 | nA | | Oscillator | | | | | | | | Switching Frequency (f <sub>osc</sub> ) | f <sub>SW</sub> | V <sub>IN</sub> = 24V | 1.8 | 2.0 | 2.2 | MHz | | Minimum On-Time | t <sub>on_min</sub> | V <sub>IN</sub> = 24V, T <sub>A</sub> = 25°C | | 70 | 110 | ns | | Minimum Off-Time | t <sub>OFF_MIN</sub> | V <sub>IN</sub> = 24V, T <sub>A</sub> = 25°C | | 50 | 70 | ns | | Switch | | 1 | | | | | | Maximum Switch | | | | | | | | Current-Limit | I <sub>SW_LIM</sub> | | 1.0 | 1.2 | 1.5 | Α | | Threshold | | | | | | | | Switch R <sub>DS(ON)</sub> | R <sub>DS(ON)</sub> | $I_{SW} = 0.5A, T_A = 25^{\circ}C$ | | 400 | | mΩ | | Switch Leakage | I <sub>SW_LKG</sub> | V <sub>SW</sub> = 60V, T <sub>A</sub> = 25°C | | 0.1 | 1 | μΑ | | Current | ISW_LKG | V <sub>SW</sub> 00V, 1 <sub>A</sub> 23 C | | 0.1 | | μΛ | | EN/UVLO Logic | 1 | | | | , | | | EN/UVLO Pin | $V_{EN_R}$ | Start Switching | 1.620 | 1.68 | 1.755 | V | | Threshold (Rising) | - LN_K | | | | | | | EN/UVLO Pin | $V_{EN_{F}}$ | Stop Switching | 1.556 | 1.60 | 1.644 | V | | Threshold (Falling) | | | | | | | | EN/UVLO Pin Current | I <sub>EN</sub> | $V_{EN/UVLO} = 1.6V$ | -40 | | 40 | nA | | Soft-Start | <u> </u> | N 24V T 250C | | | 1 | | | Soft-Start Time | $t_{ss}$ | $V_{IN} = 24V, T_A = 25^{\circ}C$ | | 1 | | ms | analog.com Rev. 0 | 3 of 28 #### **ABSOLUTE MAXIMUM RATINGS** **Table 2. Absolute Maximum Ratings** | PARAMETER | RATING | |---------------------------------------|----------------| | SW | 60V | | V <sub>IN</sub> , EN/UVLO | 36V | | EN/UVLO Pin Above V <sub>IN</sub> Pin | 6V | | INTV <sub>CC</sub> <sup>1</sup> | 4V | | FBX | ±4V | | Temperature Range | | | Operating Junction <sup>2, 3</sup> | -40°C to 125°C | | Storage | -65°C to 150°C | <sup>&</sup>lt;sup>1</sup> INTV<sub>CC</sub> cannot be externally driven. No additional components or loading is allowed on this pin. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. analog.com Rev. 0 | 4 of 28 <sup>&</sup>lt;sup>2</sup> Junction temperature greater than +125°C degrades operating lifetimes. <sup>&</sup>lt;sup>3</sup> The IC includes overtemperature protection that is intended to protect the device during overload conditions. Junction temperature exceeds 150°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature reduces the lifetime. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration ### **PIN DESCRIPTIONS** | PIN | NAME | DESCRIPTION | |-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SW | The Output of Internal Power Switch. Minimize the metal trace area connected to this pin to reduce EMI. | | 2 | GND | Ground Connection for the ADPL26001. Connect the ground pin to large copper layers to spread heat dissipated by the ADPL26001. | | 3 | FBX | Voltage Regulation Feedback Pin for Positive or Negative Outputs. Connect this pin to a resistor-divider between the output and GND. FBX reduces the switching frequency during start-up and fault conditions when FBX is close to GND. | | 4 | EN/UVLO | Shutdown and Undervoltage Detect Pin. The ADPL26001 shuts down when this pin is low and active when this pin is high. Below an accurate 1.6V threshold the part enters undervoltage lockout and stops switching. This allows an undervoltage lockout (UVLO) threshold to be programmed for system input voltage by resistively dividing down system input voltage to the EN/UVLO pin. An 80mV pin hysteresis ensures part switching resumes when the pin exceeds 1.68V. EN/UVLO pin voltage below 0.2V reduces $V_{\text{IN}}$ current below 1 $\mu$ A. If shutdown and UVLO features are not required, the pin can be connected directly to system input. | | 5 | INTV <sub>CC</sub> | Regulated 3V Supply for Internal Loads. The INTV $_{\text{CC}}$ pin must be bypassed with a minimum 1 $\mu$ F low equivalent series resistance (ESR) ceramic capacitor to ground. No additional components or loading is allowed on this pin. | | 6 | V <sub>IN</sub> | Input Supply. This pin must be locally bypassed. Be sure to place the positive terminal of the input capacitor as close as possible to the $V_{\text{IN}}$ pin, and the negative terminal as close as possible to the GND pin. | analog.com Rev. 0 5 of 28 ### **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25$ °C, unless otherwise noted. Figure 4. FBX Positive Regulation Voltage vs. Temperature Figure 5. FBX Negative Regulation Voltage vs. Temperature Figure 6. EN/UVLO Pin Thresholds vs. Temperature Figure 7. Switching Frequency vs. Temperature Figure 8. Switching Frequency vs. V<sub>IN</sub> Figure 9. Normalized Switching Frequency vs. FBX Voltage analog.com Rev. 0 | 6 of 28 Figure 10. Switch Current-Limit vs. Duty Cycle Figure 12. Switch Minimum Off-Time vs. Temperature Figure 14. V<sub>IN</sub> Pin Current (Active Mode, Not Switching) vs. Temperature Figure 11. Switch Minimum On-Time vs. Temperature Figure 13. $V_{IN}$ Pin Current (Sleep Mode, Not Switching) vs. Temperature Figure 15. Burst Frequency vs. Load Current (Figure 28 Circuit) analog.com Rev. 0 7 of 28 Figure 16. Switching Waveforms (Figure 28 Circuit in CCM) Figure 17. Switching Waveforms (Figure 28 Circuit in DCM/Light Burst Mode) Figure 18. Switching Waveforms (Figure 28 Circuit in Deep Burst Mode) Figure 19. V<sub>OUT</sub> Transient-Response: Load Current Transients from 67.5mA to 135mA to 67.5mA (Figure 28 Circuit) Figure 20. V<sub>OUT</sub> Transient-Response: Load Current Transients from 5mA to 135mA to 5mA (Figure 28 Circuit) analog.com Rev. 0 8 of 28 ## **BLOCK DIAGRAM** analog.com Rev. 0 9 of 28 #### THEORY OF OPERATION The ADPL26001 uses a fixed frequency, current-mode control scheme to provide excellent line and load regulation. For better understanding of the operation, see *Block Diagram*. An internal 2MHz oscillator turns on the internal power switch at the beginning of each clock cycle. Current in the inductor then increases until the current comparator trips and turns off the power switch. The peak inductor current at which the switch turns off is controlled by the voltage on the internal VC node. The error amplifier servos the VC node by comparing the voltage on the FBX pin with an internal reference voltage (1.60V or –0.80V, which depends on the chosen topology). When the load current increases it causes a reduction in the FBX pin voltage relative to the internal reference. This causes the error amplifier to increase the VC voltage until the new load current is satisfied. In this manner, the error amplifier sets the correct peak switch current level to keep the output in regulation. The ADPL26001 is capable of generating either a positive or negative output voltage with a single FBX pin. It can be configured as a boost or SEPIC converter to generate a positive output voltage, or as an inverting converter to generate a negative output voltage. When configured as a boost converter as shown in the *Block Diagram*, the FBX pin is pulled up to the internal bias voltage of 1.60V by a voltage-divider (R1 and R2) connected from $V_{OUT}$ to GND. Amplifier A2 becomes inactive and amplifier A1 performs (inverting) amplification from FBX to VC. When the ADPL26001 is in an inverting configuration, the FBX pin is pulled down to -0.80V by a voltage-divider from $V_{OUT}$ to GND. Amplifier A1 becomes inactive and amplifier A2 performs (noninverting) amplification from FBX to VC. If the EN/UVLO pin voltage is below 1.6V, the ADPL26001 enters UVLO, and stops switching. When the EN/UVLO pin voltage is above 1.68V (typical), the ADPL26001 resumes switching. If the EN/UVLO pin voltage is below 0.2V, the ADPL26001 only draws $1\mu$ A from $V_{IN}$ . To optimize efficiency at light loads, the ADPL26001 operates in Burst Mode operation in light load situations. Between bursts, all circuitry associated with controlling the output switch shuts down, which reduces the input supply current to $6\mu$ A. analog.com Rev. 0 | 10 of 28 #### APPLICATIONS INFORMATION ### **Achieving Ultra-Low Quiescent Current** To enhance efficiency at light loads the ADPL26001 uses a low-ripple Burst Mode architecture. This keeps the output capacitor charged to the required output voltage while minimizing the input quiescent current and output ripple. In Burst Mode operation, the ADPL26001 delivers single small pulses of current to the output capacitor followed by sleep periods where the output power is supplied by the output capacitor. While in sleep mode the ADPL26001 consumes only 6µA. As the output load decreases, the frequency of single current pulses decreases (see *Figure 21*) and the percentage of time the ADPL26001 is in sleep mode increases, resulting in much higher light load efficiency than for typical converters. To optimize the quiescent current performance at light loads, the current in the feedback resistor-divider must be minimized as it appears to the output as load current. In addition, all possible leakage currents from the output should also be minimized as they all add to the equivalent output load. The largest contributor to leakage current can be due to the reverse biased leakage of the Schottky diode (for more information, see the *Diode Selection* section). Figure 21. Burst Frequency vs. Load Current (Figure 28 Circuit) While in Burst Mode operation, the current-limit of the switch is approximately 240mA, resulting in the output voltage ripple shown in *Figure 22*. Increasing the output capacitance decreases the output ripple proportionally. As the output load ramps upward from zero the switching frequency increases but only up to the fixed 2MHz defined by the internal oscillator as shown in *Figure 21*. The output load at which the ADPL26001 reaches the fixed 2MHz frequency varies based on input voltage, output voltage, and inductor choice. analog.com Rev. 0 | 11 of 28 Figure 22. Burst Mode Operation ### Programming Input Turn-On and Turn-Off Thresholds With EN/UVLO Pin The EN/UVLO pin voltage controls whether the ADPL26001 is enabled or is in a shutdown state. A 1.6V reference and a comparator A6 with built-in hysteresis (typical 80mV) allow the user to accurately program the system input voltage at which the IC turns on and off (see *Block Diagram*). The typical input falling and rising threshold voltages can be calculated by the following equations: $$V_{IN(FALLING,UVLO(-))} = 1.60 \times (R3 + R4)/R4$$ $$V_{IN(RISING,UVLO(+))} = 1.68 \times (R3 + R4)/R4$$ $V_{IN}$ current is reduced below 1µA when the EN/UVLO pin voltage is less than 0.2V. The EN/UVLO pin can be connected directly to the input supply $V_{IN}$ for always-enabled operation. A logic input can also control the EN/UVLO pin. When operating in Burst Mode operation for light load currents, the current through the R3 and R4 network can easily be greater than the supply current consumed by the ADPL26001. Therefore, R3 and R4 should be large enough to minimize their effect on efficiency at light loads. ## INTV<sub>cc</sub> Regulator A low dropout (LDO) linear regulator, supplied from $V_{IN}$ , produces a 3V supply at the INTV<sub>CC</sub> pin. A minimum $1\mu$ F low ESR ceramic capacitor must be used to bypass the INTV<sub>CC</sub> pin to ground to supply the high transient currents required by the internal power MOSFET gate driver. No additional components or loading is allowed on this pin. The $INTV_{CC}$ rising threshold (to allow soft-start and switching) is typically 2.6V. The $INTV_{CC}$ falling threshold (to stop switching and reset soft-start) is typically 2.5V. ## **Duty-Cycle Consideration** The ADPL26001 minimum on-time, minimum off-time, and switching frequency ( $f_{OSC}$ ) define the allowable minimum and maximum duty cycles of the converter (see Minimum On-Time, Minimum Off-Time, and Switching Frequency in *Table 1*) and the following equation: $\label{eq:minimum on-Time} \textit{Minimum On-Time}_{\textit{(MAX)}} \times f_{\textit{OSC(MAX)}}$ $Maximum\ Allowable\ Duty\ Cycle = 1 - Minimum\ Off\text{-}Time_{(MAX)} \times f_{OSC(MAX)}$ analog.com Rev. 0 | 12 of 28 Data Sheet ADPL26001 The required switch duty-cycle range for a Boost converter operating in continuous conduction mode (CCM) can be calculated as: $$D_{MIN} = 1 - V_{IN(MAX)}/(V_{OUT} + V_D)$$ $$D_{MAX} = 1 - V_{IN(MIN)} / (V_{OUT} + V_D)$$ Where $V_D$ is the diode forward voltage drop. If the above duty-cycle calculations for a given application violate the minimum and/or maximum allowed duty cycles for the ADPL26001, operation in discontinuous conduction mode (DCM) might provide a solution. For the same $V_{IN}$ and $V_{OUT}$ levels, operation in DCM does not demand as low a duty cycle as in CCM. DCM also allows higher duty-cycle operation than CCM. The additional advantage of DCM is the removal of the limitations to inductor value and duty cycle required to avoid subharmonic oscillations and the right half plane zero (RHPZ). While DCM provides these benefits, the trade-off is higher inductor peak current, lower available output power and reduced efficiency. ### **Setting the Output Voltage** The output voltage is programmed with a resistor-divider from the output to the FBX pin. Choose the resistor values for a positive output voltage according to: $$R1 = R2 \times (V_{OUT}/1.60V - 1)$$ Choose the resistor values for a negative output voltage according to: $$R1 = R2 \times (|V_{OUT}|/0.80V - 1)$$ The locations of R1 and R2 are shown in the *Block Diagram*. 1% resistors are recommended to maintain output voltage accuracy. Higher-value FBX divider resistors result in the lowest input quiescent current and highest light-load efficiency. FBX divider resistors R1 and R2 are usually in the range from 25k to 1M. Most applications use a phase-lead capacitor from $V_{\text{OUT}}$ to FBX in combination with high-value FBX divider resistors (for more information, see the *Compensation* section). #### **Soft-Start** The ADPL26001 contains several features to limit peak-switch currents and output voltage (V<sub>OUT</sub>) overshoot during start-up or recovery from a fault condition. The primary purpose of these features is to prevent damage to external components or the load. High peak-switch currents during start-up may occur in switching regulators. Since $V_{\text{OUT}}$ is far from its final value, the feedback loop is saturated and the regulator tries to charge the output capacitor as quickly as possible, resulting in large peak currents. A large surge current may cause inductor saturation or power switch failure. The ADPL26001 addresses this mechanism with an internal soft-start function. As shown in the *Block Diagram*, the soft-start function controls the ramp of the power-switch current by controlling the ramp of VC through M2. This allows the output capacitor to be charged gradually toward its final value while limiting the start-up peak currents. *Figure 23* shows the output voltage and supply current for the *Figure 28* circuit. It can be seen that both the output voltage and supply current come up gradually. analog.com Rev. 0 | 13 of 28 Figure 23. Soft-Start Waveforms $INTV_{CC}$ undervoltage ( $INTV_{CC}$ < 2.5V) and/or thermal lockout ( $T_J > 170^{\circ}C$ ) immediately prevent switching, reset the internal soft-start function and pull-down VC. Once all faults are removed, the ADPL26001 soft-starts the VC and hence inductor peak current. ### **Frequency Foldback** During start-up or fault conditions in which $V_{\text{OUT}}$ is very low, extremely small duty cycles may be required to maintain control of inductor peak current. The minimum on-time limitation of the power switch might prevent these low duty cycles from being achievable. In this scenario, inductor current rise exceeds inductor current fall during each cycle, causing inductor current to walk up beyond the switch current-limit. The ADPL26001 provides protection from this by folding back switching frequency whenever FBX pin is close to GND (low $V_{\text{OUT}}$ levels). This frequency foldback provides a larger switch-off time, which allows inductor current to fall enough each cycle (for more information, see *Figure 9*). #### **Thermal Lockout** If the ADPL26001 die temperature reaches 170°C (typical), the part stops switching and go into thermal lockout. When the die temperature drops by 5°C (nominal), the part resumes switching with a soft-started inductor peak current. ## **Switching Frequency and Inductor Selection** The ADPL26001 switches at 2MHz, which allows small value inductors to be used. A $0.68\mu H$ to $10\mu H$ usually suffice. Choose an inductor that can handle at least 1.4A without saturating and ensure that the inductor has a low DCR (copper-wire resistance) to minimize $I^2R$ power losses. Note that in some applications, the current handling requirements of the inductor can be lower, such as in the SEPIC topology where each inductor only carries one-half of the total switch current. For better efficiency, use similar valued inductors with a larger volume. Many different sizes and shapes are available from various manufacturers. Choose a core material that has low losses at 2MHz, such as a ferrite core. The final value chosen for the inductor should not allow peak inductor currents to exceed 1A in steady state at maximum load. Due to tolerances, be sure to account for minimum possible inductance value, switching frequency, and converter efficiency. analog.com Rev. 0 | 14 of 28 **Table 3. Inductor Manufacturers** | SUPPLIER | PHONE | WEBSITE | |-----------|----------------|-------------------| | Sumida | (847) 956-0666 | www.sumida.com | | TDK | (847) 803-6100 | www.tdk.com | | Murata | (714) 852-2001 | www.murata.com | | Coilcraft | (847) 639-6400 | www.coilcraft.com | | Würth | (605) 886-4385 | www.we-online.com | ### **Input Capacitor** Bypass the input of the ADPL26001 circuit with a ceramic capacitor of X7R or X5R type placed as close as possible to the $V_{IN}$ and GND pins. Y5V types have poor performance over temperature and applied voltage and should not be used. A 4.7 $\mu$ F to $10\mu$ F ceramic capacitor is adequate to bypass the ADPL26001 and easily handles the ripple current. If the input power source has high impedance or there is significant inductance due to long wires or cables, additional bulk capacitance may be necessary. This can be provided with a low performance electrolytic capacitor. A precaution regarding the ceramic input capacitor concerns the maximum input voltage rating of the ADPL26001. A ceramic input capacitor combined with trace or cable inductance forms a high quality (under damped) tank circuit. If the ADPL26001 circuit is plugged into a live supply input voltage can ring to twice its nominal value, possibly exceeding the ADPL26001's voltage rating. This situation is easily avoided (for more information, see the Application Note 88: Ceramic Input Capacitors Can Cause Overvoltage Transients). ### **Output Capacitor and Output Ripple** Low ESR capacitors should be used at the output to minimize the output ripple voltage. Multilayer ceramic capacitors are an excellent choice, as they are small and have extremely low ESR. Use X5R or X7R types. This choice provides low output ripple and good transient response. A $4.7\mu F$ to $15\mu F$ output capacitor is sufficient for most applications, but systems with very low output currents may need only a $1\mu F$ or $2.2\mu F$ output capacitor. Solid tantalum or OS-CON capacitor can be used, but it occupies more board area than a ceramic and have a higher ESR. Always use a capacitor with a sufficient voltage rating. ## Compensation The ADPL26001 is internally compensated. The decision to use either low ESR (ceramic) capacitors or the higher ESR (tantalum or OS-CON) capacitors, for the output capacitor, can affect the stability of the overall system. The ESR of any capacitor, along with the capacitance itself, contributes a zero to the system. For the tantalum and OS-CON capacitors, this zero is located at a lower frequency due to the higher value of the ESR, while the zero of a ceramic capacitor is at a much higher frequency and can generally be ignored. A phase lead zero can be intentionally introduced by placing a capacitor in parallel with the resistor between $V_{\text{OUT}}$ and FBX. By choosing the appropriate values for the resistor and capacitor, the zero frequency can be designed to improve the phase margin of the overall converter. The typical target value for the zero frequency is between 30kHz to 60kHz. A practical approach to compensation is to start with one of the circuits in this data sheet that is similar to user's application. Optimize performance by adjusting the output capacitor and/or the feed forward capacitor (connected across the feedback resistor from output to FBX pin). ## **Ceramic Capacitors** Ceramic capacitors are small, robust, and have very low ESR. However, ceramic capacitors can cause problems when used with the ADPL26001 due to their piezoelectric nature. When in Burst Mode operation, the ADPL26001's analog.com Rev. 0 | 15 of 28 switching frequency depends on the load current, and at very light loads the ADPL26001 can excite the ceramic capacitor at audio frequencies, which generates audible noise. Since the ADPL26001 operates at a lower current-limit during Burst Mode operation, the noise is typically very quiet to a casual ear. If this is unacceptable, use a high performance tantalum or electrolytic capacitor at the output. Low noise ceramic capacitors are also available. **Table 4. Ceramic Capacitor Manufacturers** | SUPPLIER | PHONE | WEBSITE | |-------------|----------------|---------------------| | Taiyo Yuden | (408) 573-4150 | www.ty-top.com | | AVX | (803) 448-9411 | www.kyocera-avx.com | | Murata | (714) 852-2001 | www.murata.com | ### **Diode Selection** A Schottky diode is recommended for use with the ADPL26001. Low leakage Schottky diodes are necessary when low quiescent current is desired at low loads. The diode leakage appears as an equivalent load at the output and should be minimized. Choose Schottky diodes with sufficient reverse voltage ratings for the target applications. **Table 5. Recommended Schottky Diodes** | PART NUMBER | AVERAGE FORWARD<br>CURRENT (mA) | REVERSE<br>VOLTAGE<br>(V) | REVERSE CURRENT<br>(μΑ) | MANUFACTURER | |-------------|---------------------------------|---------------------------|-------------------------|--------------| | PMEG6010CEJ | ≤1000 | ≤60 | 50 | NXP | | PMEG6030EP | ≤3000 | ≤60 | 200 | NXP | ### **Layout Hints** The high speed operation of the ADPL26001 demands careful attention to board layout. Careless layout results in performance degradation. *Figure 24* shows the recommended component placement. Figure 24. Suggested Layout #### **Thermal Considerations** Care should be taken in the layout of the PCB to ensure good heat sinking of the ADPL26001. Pin 2 should be connected to a ground plane. The ground plane should be connected to large copper layers to spread heat dissipated analog.com Rev. 0 | 16 of 28 by the ADPL26001 and to further reduce the thermal resistance ( $\theta_{JA}$ ) values listed in the *Pin Configurations and Function Descriptions* section. Power dissipation within the ADPL26001 ( $P_{DISS\_ADPL26001}$ ) can be estimated by subtracting the inductor and Schottky diode power losses from the total power losses calculated in an efficiency measurement. The junction temperature of ADPL26001 can then be estimated by: $$T_J(ADPL26001) = T_A + \theta_{JA} \times P_{DISS\_ADPL26001}$$ ### Additional Topologies: SEPIC and Inverting In addition to the Boost topology, the ADPL26001 can be configured in a SEPIC or Inverting topology. SEPIC and Inverting converters are analyzed below. ### **SEPIC Converter Applications** The ADPL26001 can be configured as a SEPIC as shown in *Figure 25*. This topology allows for the input to be higher, equal, or lower than the required output voltage. The conversion ratio as a function of duty cycle is (in CCM): $$\frac{V_{OUT} + V_D}{V_{IN}} = \frac{D}{1 - D}$$ In a SEPIC converter, no DC path exists between the input and output. This is an advantage over the boost converter for applications requiring the output to be disconnected from the input source when the circuit is in shutdown. ### **SEPIC Converter: Switch Duty Cycle and Frequency** For a SEPIC converter operating in CCM, the duty cycle of the main switch can be calculated based on the output voltage ( $V_{OUT}$ ), the input voltage ( $V_{IN}$ ), and the diode forward voltage ( $V_D$ ). The maximum duty cycle $(D_{MAX})$ occurs when the converter operates at the minimum input voltage: $$D_{MAX} = \frac{V_{OUT} + V_D}{V_{IN(MIN)} + V_{OUT} + V_D}$$ Conversely, the minimum duty cycle (D<sub>MIN</sub>) occurs when the converter operates at the maximum input voltage: $$D_{MIN} = \frac{V_{OUT} + V_D}{V_{IN(MAX)} + V_{OUT} + V_D}$$ Be sure to check that $D_{MAX}$ and $D_{MIN}$ obey: $$D_{MAX} < 1 - Minimum\ Off-Time_{(MAX)} \times f_{OSC(MAX)}$$ and $$D_{MIN} > Minimum\ On\text{-}Time_{(MAX)} \times f_{OSC(MAX)}$$ Where Minimum Off-Time, Minimum On-Time, and fosc are specified in *Table 1*. ## **SEPIC Converter: The Maximum Output Current Capability and Inductor Selection** As shown in *Figure 25*, the SEPIC converter contains two inductors: L1 and L2. L1 and L2 can be independent, but can also be wound on the same core, since identical voltages are applied to L1 and L2 throughout the switching cycle. analog.com Rev. 0 | 17 of 28 Figure 25. ADPL26001 Configured in a SEPIC Topology For the SEPIC topology, the current through L1 is the converter input current. Based on the fact that, ideally, the output power is equal to the input power, the maximum average inductor currents of L1 and L2 are: $$\begin{split} I_{L1(MAX)(AVE)} &= I_{IN(MAX)(AVE)} = I_{O(MAX)} \times \frac{D_{MAX}}{1 - D_{MAX}} \\ I_{L2(MAX)(AVE)} &= I_{O(MAX)} \end{split}$$ In a SEPIC converter, the switch current is equal to $I_{L1} + I_{L2}$ when the power switch is on, therefore, the maximum average switch current is defined as: $$I_{SW(MAX)(AVE)} = I_{L1(MAX)(AVE)} + I_{L2(MAX)(AVE)} = I_{O(MAX)} \times \frac{1}{1 - D_{MAX}}$$ and the peak switch current is: $$I_{SW(PEAK)} = \left(1 + \frac{\chi}{2}\right) \times I_{O(MAX)} \times \frac{1}{1 - D_{MAX}}$$ The constant $\chi$ in the preceding equations represents the percentage peak-to-peak ripple current in the switch, relative to $I_{SW(MAX)(AVE)}$ , as shown in *Figure 26*. Then, the switch ripple current $\Delta I_{SW}$ can be calculated by: Figure 26. The Switch Current Waveform of the SEPIC Converter The inductor ripple currents $\Delta I_{L1}$ and $\Delta I_{L2}$ are identical: analog.com Rev. 0 | 18 of 28 $$\Delta I_{L1} = \Delta I_{L2} = 0.5 \times \Delta I_{SW}$$ The inductor ripple current has a direct effect on the choice of the inductor value. Choosing smaller values of $\Delta I_{\perp}$ requires large inductances and reduces the current loop gain (the converter approaches the voltage mode). Accepting larger values of $\Delta I_{\perp}$ allows the use of low inductances but results in higher input current ripple and greater core losses. It is recommended that $\chi$ falls in the range of 0.2 to 0.6. Due to the current limit of its internal power switch, the ADPL26001 should be used in a SEPIC converter whose maximum output current ( $I_{O(MAX)}$ ) is less than the output current capability by a sufficient margin (10% or higher is recommended): $$I_{O(MAX)} < (1 - D_{MAX}) \times (1 - 0.5 \times \Delta I_{SW}) \times (0.9)$$ Given an operating input voltage range, and having chosen ripple current in the inductor, the inductor value (L1 and L2 are independent) of the SEPIC converter can be determined using the following equation: $$L1 = L2 = \frac{V_{IN(MIN)}}{0.5 \times \Delta I_{SW} \times f_{OSC}} \times D_{MAX}$$ For most SEPIC applications, the equal inductor values fall in the range of 1μH to 47μH. By making L1 = L2, and winding them on the same core, the value of inductance in the preceding equation is replaced by 2L, due to mutual inductance: $$L = \frac{V_{IN(MIN)}}{\Delta I_{SW} \times f_{OSC}} \times D_{MAX}$$ This maintains the same ripple current and energy storage in the inductors. The peak inductor currents are: $$I_{L1(PEAK)} = I_{L1(MAX)} + 0.5 \times \Delta I_{L1}$$ $$I_{L2(PEAK)} = I_{L2(MAX)} + 0.5 \times \Delta I_{L2}$$ The maximum RMS inductor currents are approximately equal to the maximum average inductor currents. Based on the preceding equations, the user should choose the inductors having sufficient saturation and RMS current ratings. ### **SEPIC Converter: Output Diode Selection** To maximize efficiency, a fast-switching diode with a low forward drop and low reverse leakage is required. The average forward current in normal operation is equal to the output current. It is recommended that the peak repetitive reverse voltage rating $V_{RRM}$ is higher than $V_{OUT} + V_{IN(MAX)}$ by a safety margin (a 10V safety margin is usually sufficient). The power dissipated by the diode is: $$P_D = I_{O(MAX)} \times V_D$$ Where V<sub>D</sub> is diode's forward voltage drop, and the diode junction temperature is: $$T_I = T_A + P_D \times R_{\theta IA}$$ The $R_{\theta JA}$ used in this equation normally includes the $R_{\theta JC}$ for the device, plus the thermal resistance from the board to the ambient temperature in the enclosure. $T_J$ must not exceed the diode maximum junction temperature rating. analog.com Rev. 0 | 19 of 28 #### **SEPIC Converter: Output and Input Capacitor Selection** The selections of the output and input capacitors of the SEPIC converter are similar to those of the boost converter. ### **SEPIC Converter: Selecting the DC Coupling Capacitor** The DC voltage rating of the DC coupling capacitor (C<sub>DC</sub>, as shown in *Figure 25*) should be larger than the maximum input voltage: $$V_{CDC} > V_{IN(MAX)}$$ CDC has nearly a rectangular current waveform. During the switch off-time, the current through $C_{DC}$ is $I_{IN}$ , while approximately $-I_{O}$ flows during the on-time. The RMS rating of the coupling capacitor is determined by the following equation: $$I_{RMS(CDC)} > I_{O(MAX)} \times \sqrt{\frac{V_{OUT} + V_{D}}{V_{IN(MIN)}}}$$ A low ESR and ESL, X5R or X7R ceramic capacitor works well for C<sub>DC</sub>. ### **Inverting Converter Applications** The ADPL26001 can be configured as a dual-inductor inverting topology as shown in *Figure 27*. The $V_{OUT}$ to $V_{IN}$ ratio is (in CCM): $$\frac{V_{OUT} - V_D}{V_{IN}} = \frac{D}{1 - D}$$ Figure 27. A Simplified Inverting Converter ## **Inverting Converter: Switch Duty Cycle and Frequency** For an inverting converter operating in CCM, the duty cycle of the main switch can be calculated based on the negative output voltage $(V_{OUT})$ and the input voltage $(V_{IN})$ . The maximum duty cycle $(D_{MAX})$ occurs when the converter has the minimum input voltage: $$D_{MAX} = \frac{|V_{OUT}| + V_D}{|V_{OUT}| + V_D + V_{IN(MIN)}}$$ Conversely, the minimum duty cycle (D<sub>MIN</sub>) occurs when the converter operates at the maximum input voltage: $$D_{MIN} = \frac{|V_{OUT}| + V_D}{|V_{OUT}| + V_D + V_{IN(MAX)}}$$ analog.com Rev. 0 20 of 28 Be sure to check that $D_{MAX}$ and $D_{MIN}$ obey: $$D_{MAX} < 1 - Minimum\ Off\text{-}Time_{(MAX)} \times f_{OSC(MAX)}$$ and $$D_{MIN} > Minimum\ On-Time_{(MAX)} \times f_{OSC(MAX)}$$ Where Minimum Off-Time, Minimum On-Time and fosc are specified in Table 1. ### **Inverting Converter: Inductor, Output Diode and Input Capacitor Selections** The selections of the inductor, output diode and input capacitor of an inverting converter are similar to those of the SEPIC converter. See the corresponding SEPIC converter sections. ### **Inverting Converter: Output Capacitor Selection** The inverting converter requires much smaller output capacitors than those of the boost, flyback, and SEPIC converters for similar output ripples. This is due to the fact that, in the inverting converter, the inductor L2 is in series with the output, and the ripple current flowing through the output capacitors are continuous. The output ripple voltage is produced by the ripple current of L2 flowing through the ESR and bulk capacitance of the output capacitor: $$\Delta V_{OUT(P-P)} = \Delta I_{L2} \times \left( ESR_{COUT} + \frac{1}{8 \times f \times C_{OUT}} \right)$$ After specifying the maximum output ripple, the user can select the output capacitors according to the preceding equation. The ESR can be minimized by using high quality X5R or X7R dielectric ceramic capacitors. In many applications, ceramic capacitors are sufficient to limit the output voltage ripple. The RMS ripple current rating of the output capacitor needs to be greater than: $$I_{RMS(OUT)} > 0.3 \times \Delta I_{L2}$$ ## **Inverting Converter: Selecting the DC Coupling Capacitor** The DC voltage rating of the DC-coupling capacitor ( $C_{DC}$ , as shown in *Figure 27*) should be larger than the maximum input voltage minus the output voltage (negative voltage): $$V_{CDC} > V_{IN(MAX)} - V_{OUT}$$ $C_{DC}$ has nearly a rectangular current waveform. During the switch off-time, the current through $C_{DC}$ is $I_{IN}$ , while approximately $-I_{O}$ flows during the on-time. The RMS rating of the coupling capacitor is determined by the following equation: $$I_{RMS(CDC)} > I_{O(MAX)} \times \sqrt{\frac{D_{MAX}}{1 - D_{MAX}}}$$ A low ESR and ESL, X5R or X7R ceramic capacitor works well for C<sub>DC</sub>. analog.com Rev. 0 | 21 of 28 ### **TYPICAL APPLICATION CIRCUITS** Figure 28. 48V Boost Converter Figure 30. 8V to 16V Input, 24V Boost Converter Figure 32. 3.2V to 6V Input, 48V Boost Converter Figure 29. Efficiency vs. Load Current (Figure 28 Circuit) Figure 31. Efficiency vs. Load Current (Figure 30 Circuit) Figure 33. Efficiency vs. Load Current (Figure 32 Circuit) analog.com Rev. 0 22 of 28 Figure 34. 3.2V to 6V, 24V Boost Converter Figure 35. Efficiency vs. Load Current (Figure 34 Circuit) Figure 36. 8V to 30V, 24V SEPIC Converter Figure 37. Efficiency vs. Load Current (Figure 36 Circuit) Figure 38. 4V to 36V, 12V SEPIC Converter Figure 39. Efficiency vs. Load Current (Figure 38 Circuit) analog.com Rev. 0 | 23 of 28 Figure 40. 4V to 16V Input, 5V SEPIC Converter Figure 42. 8V to 30V, -24V Inverting Converter Figure 44. 4V to 36V Input, -12V Inverting Converter Figure 41. Efficiency vs. Load Current (Figure 40 Circuit) Figure 43. Efficiency vs. Load Current (Figure 42 Circuit) Figure 45. Efficiency vs. Load Current (Figure 44 Circuit) analog.com Rev. 0 | 24 of 28 Data Sheet ADPL26001 Figure 46. 4V to 16V Input, -5V Inverting Converter Figure 47. Efficiency vs. Load Current (Figure 46 Circuit) Figure 48. 8V to 40V Input, ±15V Converter Figure 49. Efficiency vs. Load Current (Figure 48 Circuit) analog.com Rev. 0 | 25 of 28 ### **OUTLINE DIMENSIONS** - 1. DIMENSIONS ARE IN MILLIMETERS 2. DRAWING NOT TO SCALE 3. DIMENSIONS ARE INCLUSIVE OF PLATING - 4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR - 5. MOLD FLASH SHALL NOT EXCEED 0.254mm 6. JEDEC PACKAGE REFERENCE IS MO-193 Figure 50. 6-Lead Plastic TSOT Package Rev. 0 26 of 28 analog.com Data Sheet ADPL26001 ## **ORDERING GUIDE** ### **Table 6. Ordering Guide** | TAPE AND REEL (MINI) | TAPE AND REEL | PART<br>MARKING* | PACKAGE DESCRIPTION | TEMPERATURE<br>RANGE | |----------------------|--------------------|------------------|------------------------|----------------------| | ADPL26001ES6#TRMPBF | ADPL26001ES6#TRPBF | ADHWM | 6-Lead Plastic TSOT-23 | -40°C to 125°C | TRM = 500 pieces. For more information on tape and reel specifications, refer to the *Tape and reel specifications*. analog.com Rev. 0 27 of 28 ALL INFORMATION CONTAINED HEREIN IS PROVIDED "AS IS" WITHOUT REPRESENTATION OR WARRANTY. NO RESPONSIBILITY IS ASSUMED BY ANALOG DEVICES FOR ITS USE, NOR FOR ANY INFRINGEMENTS OF PATENTS OR OTHER RIGHTS OF THIRD PARTIES THAT MAY RESULT FROM ITS USE. SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. NO LICENCE, EITHER EXPRESSED OR IMPLIED, IS GRANTED UNDER ANY ADI PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR ANY OTHER ADI INTELLECTUAL PROPERTY RIGHT RELATING TO ANY COMBINATION, MACHINE, OR PROCESS WHICH ADI PRODUCTS OR SERVICES ARE USED. TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. analog.com Rev. 0 28 of 28