### Galvanically isolated 4 A single gate driver for SiC MOSFETs #### **Features** #### **Product status link** STGAP2SICSAN #### **Product label** - AEC-Q100 qualified - High voltage rail up to 1200 V - Driver current capability: 4 A sink/source @25°C - 100 V/ns Common Mode Transient Immunity (CMTI) - Overall input-output propagation delay: 45 ns - Rail-to-rail outputs - 4 A Miller CLAMP dedicated pin - **UVLO** function - Gate driving voltage up to 26 V - 3.3 V, 5 V TTL/CMOS inputs with hysteresis - Temperature shut-down protection - Standby function - 4.8 kV<sub>PK</sub> galvanic isolation - Narrow body SO-8 package - UL 1577 recognized #### **Applications** - Motor driver for home appliances, factory automation, industrial drives and - 600/1200 V inverters - **Battery chargers** - Induction heating - Welding - **UPS** - Power supply units - DC-DC converters - Power factor correction #### **Description** The STGAP2SICSAN is a single gate driver which provides isolation between the gate driving channel and the low voltage control and interface circuitry. The gate driver is characterized by 4 A capability and rail-to-rail outputs, making the device also suitable for mid and high power applications such as power conversion and motor driver inverters in industrial applications. The device has a single output pin and Miller CLAMP function that prevents gate spikes during fast commutations in half-bridge topologies. This configuration provides high flexibility and bill of material reduction for external components. The device integrates protection functions: UVLO with optimized value for SiC MOSFETs and thermal shut down are included to facilitate the design of highly reliable systems. Dual input pins allow the selection of signal polarity control and implementation of HW interlocking protection to avoid cross-conduction in case of controller malfunction. The input to output propagation delay is less than 45 ns, which delivers high PWM control accuracy. A standby mode is available to reduce idle power consumption. DS14205 - Rev 3 page 2/22 # Block diagram Figure 1. Block diagram - single output and Miller Clamp configuration DS14205 - Rev 3 page 3/22 # Pin description and connection diagram Figure 2. Pin connection (top view) - single output and Miller Clamp option **Table 1. Pin description** | Pin # | Pin name | Type | Function | |-------|----------|---------------|---------------------------------------| | 1 | VDD | Power supply | Driver logic supply voltage. | | 2 | IN+ | Logic input | Driver logic input, active high. | | 3 | IN- | Logic input | Driver logic input, active low. | | 4 | GND | Power supply | Driver logic ground. | | 5 | VH | Power supply | Gate driving positive voltage supply. | | 6 | GOUT | Analog output | Sink/source output. | | 7 | CLAMP | Analog output | Active Miller Clamp. | | 8 | GNDISO | Power supply | Gate driving isolated ground. | DS14205 - Rev 3 page 4/22 ### 3 Electrical data ### 3.1 Absolute maximum ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Test<br>condition | Min. | Max. | Unit | |--------------------|--------------------------------------------------------------|-------------------|------|--------|------| | VDD | Logic supply voltage vs. GND | - | -0.3 | 6 | V | | V <sub>LOGIC</sub> | Logic pins voltage vs. GND | - | -0.3 | 6 | V | | VH | Positive supply voltage (VH vs. GNDISO) | - | -0.3 | 28 | V | | V <sub>OUT</sub> | Voltage on gate driver outputs (GON, GOFF, CLAMP VS. GNDISO) | - | -0.3 | VH+0.3 | V | | T <sub>J</sub> | Junction temperature | - | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | - | -50 | 150 | °C | | ESD | HBM (human body model) | - | | 2 | kV | ### 3.2 Recommended operating conditions Table 3. Recommended operating conditions | Symbol | Parameter | Test conditions | Min. | Max. | Unit | |---------------------|---------------------------------------------------|-----------------|------------------------|-------|------| | VDD | Logic supply voltage vs. GND | - | 3.1 | 5.25 | V | | V <sub>LOGIC</sub> | Logic pins voltage vs. GND | - | 0 | 5.5 | V | | VH | Positive supply voltage (VH vs. GNDISO) | - | Max(VH <sub>ON</sub> ) | 26 | V | | V <sub>ISO_OP</sub> | Input to output operative voltage (GND to GNDISO) | DC or peak | -1200 | +1200 | V | | F <sub>SW</sub> | Maximum switching frequency (1) | - | - | 1 | MHz | | tout | Output pulse width (GOUT, GON-GOFF) | - | 100 | - | ns | | TJ | Operating Junction Temperature | - | -40 | 125 | °C | <sup>1.</sup> Actual limit depends on power dissipation and $T_J$ . #### 3.3 Thermal data Table 4. Thermal data | Symbol | Parameter | Package | Value | Unit | |---------------------|----------------------------------------|---------|-------|------| | R <sub>th(JA)</sub> | Thermal resistance junction to ambient | SO-8 | 123 | °C/W | DS14205 - Rev 3 page 5/22 ## 4 Electrical characteristics Test Conditions: $T_J$ = -40 to 125 °C, VH = 18 V, VDD = 5 V unless otherwise specified) **Table 5. Electrical characteristics** | Symbol | Pin | Parameter | Test conditions | | Min | Тур | Max | Unit | |---------------------|---------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|------|------|------| | Dynamic o | haracteris | tics | | | | | | | | | | | | T <sub>J</sub> =25°C | | 45 | | | | | | Input to output | VDD = 5 V | -40°C ≤ T <sub>J</sub> ≤<br>+125°C | 30 | - | 80 | | | t <sub>Don</sub> | IN+, IN- | propagation delay ON | | T <sub>J</sub> =25°C | | 60 | | – ns | | | | | out delay ON $VDD = 5 \text{ V}$ $VDD = 3.3 \text{ V}$ $VDD = 5 \text{ V}$ $VDD = 5 \text{ V}$ $VDD = 3.3 $VD$ | -40°C ≤ T <sub>J</sub> ≤<br>+125°C | 40 | - | 95 | | | | | | | T <sub>J</sub> =25°C | | 45 | | | | | , , , , , , , , , , , , , , , , , , , | Input to output | VDD = 5 V | -40°C ≤ T <sub>J</sub> ≤<br>+125°C | 30 | - | 80 | | | t <sub>Doff</sub> | IN+, IN- prop | propagation delay OFF | | T <sub>J</sub> =25°C | | 60 | | – ns | | | | | VDD = 3.3 V | -40°C ≤ T <sub>J</sub> ≤<br>+125°C | 40 | - | 95 | 95 | | PWD | | Pulse Width Distortion t <sub>Don</sub> - t <sub>Doff</sub> | | | | | 20 | ns | | t <sub>r</sub> | | Rise time | T <sub>J</sub> = 25 °C, C <sub>L</sub> = 4.7 nF | | - | 30 | - | ns | | t <sub>f</sub> | | Fall time | See Figure 9 | | - | 30 | - | ns | | CMTI (1) | | Common-mode transient immunity | | | 100 | | | V/ns | | | | dV <sub>ISO</sub> /dt | See Figure 10 | | | | | | | Supply vo | ltage | | | | | | | | | $VH_{on}$ | VH | VH UVLO turn on threshold | | | 14.5 | 15.6 | 16.4 | V | | $VH_{\text{off}}$ | VH | VH UVLO turn off threshold | | | 13.8 | 14.8 | 15.7 | V | | $VH_{hyst}$ | VH | VH UVLO hysteresis | | | 0.50 | 0.75 | 0.95 | V | | $I_{QHU}$ | VH | VH under-voltage quiescent supply current | VH = 13 V | | | 1.3 | 1.9 | mA | | $I_{QH}$ | VH | VH quiescent supply current | | | | 1.3 | 1.9 | mA | | I <sub>QHSBY</sub> | VH | Stand-by VH quiescent supply current | Standby mode | ) | | 400 | 700 | μA | | | COUT / | | I <sub>GOFF</sub> = 0.2 A | T <sub>J</sub> = 25 °C | | 1.9 | 2.2 | | | SafeClp | GOUT /<br>GOFF | GOFF active clamp | VH floating | -40°C ≤ T <sub>J</sub> ≤<br>+125°C | | | 3.4 | V | | $I_{QDD}$ | VDD | VDD quiescent supply current | | | | 1 | 1.3 | mA | | I <sub>QDDSBY</sub> | VDD | Stand-by VDD quiescent supply current | Standby mode | 9 | | 40 | 65 | μA | | | | | | | | | | | DS14205 - Rev 3 page 6/22 | Symbol | Pin | Parameter | Test conditions | Min | Тур | Max | Unit | |----------------------|----------------|------------------------------------|--------------------------------------|----------|---------|----------|------| | Logic Inpu | its | | | | | | | | V <sub>il</sub> | IN+, IN- | Low level logic threshold voltage | | 0.29·VDD | 1/3·VDD | 0.39·VDD | V | | V <sub>ih</sub> | IN+, IN- | High level logic threshold voltage | | 0.58·VDD | 2/3·VDD | 0.7·VDD | V | | I <sub>INh</sub> | IN+, IN- | INx logic "1" input bias current | INx = 5 V | 30 | 50 | 60 | μA | | I <sub>INI</sub> | IN+, IN- | INx logic "0" input bias current | INx = GND | | | 1 | μA | | R <sub>pd</sub> | IN+, IN- | Inputs pull-down resistors | INx = 5 V | 82 | 100 | 160 | kΩ | | Driver buf | er section | | | | | | | | | GOUT / | Source short circuit | $T_J = 25^{\circ}C^{(1)}$ | | 4.4 | | | | I <sub>GON</sub> | GON | current | -40 °C ≤ T <sub>J</sub> ≤ 125 °C | 3 | | 5.5 | Α | | V <sub>GONH</sub> | GOUT /<br>GON | Source output high level voltage | I <sub>GON</sub> = 100 mA | | VH-0.11 | VH-0.21 | V | | R <sub>GON</sub> | GOUT /<br>GON | Source R <sub>DS_ON</sub> | I <sub>GON</sub> = 100 mA | | 1.12 | 2.11 | Ω | | | GOUT / | Sink short circuit current | T <sub>J</sub> = 25°C <sup>(1)</sup> | | 4 | | | | I <sub>GOFF</sub> | GOFF | | -40 °C ≤ T <sub>J</sub> ≤ 125 °C | 2.4 | | 5.5 | Α | | V <sub>GOFFL</sub> | GOUT /<br>GOFF | Sink output low level voltage | I <sub>GOFF</sub> = 100 mA | | 90 | 180 | mV | | R <sub>GOFF</sub> | GOUT /<br>GOFF | Sink R <sub>DS_ON</sub> | I <sub>GOFF</sub> = 100 mA | | 0.90 | 1.80 | Ω | | Clamp Mill | er functio | n | | | | | | | $V_{CLAMPth}$ | CLAMP | CLAMP voltage threshold | V <sub>CLAMP</sub> vs. GNDISO | 1.3 | 2 | 2.6 | V | | | | AMP CLAMP short circuit current | V <sub>CLAMP</sub> = 18 V | | 4 | | | | I <sub>CLAMP</sub> | CLAMP | | $T_{J} = 25^{\circ}C^{(1)}$ | | 4 | | Α | | | | | -40 °C ≤ T <sub>J</sub> ≤ 125 °C | 2.4 | | 5.5 | | | V <sub>CLAMP_L</sub> | CLAMP | CLAMP low level output voltage | I <sub>CLAMP</sub> = 100 mA | | 96 | 220 | mV | | R <sub>CLAMP</sub> | CLAMP | CLAMP R <sub>DS_ON</sub> | I <sub>CLAMP</sub> = 100 mA | | 0.96 | 2.20 | Ω | | Over-temp | erature pr | otection | | | | | | | $T_{SD}$ | | Shut down temperature (1) | | 170 | | | °C | | T <sub>hys</sub> | | Temperature hysteresis (1) | | | 20 | | °C | | Stand-by | | | | | | | | | t <sub>STBY</sub> | | Stand-by time | See Section 6.7 | 200 | 280 | 500 | μs | | t <sub>WUP</sub> | | Wake-up time | See Section 6.7 | 10 | 20 | 35 | μs | | t <sub>awake</sub> | | Wake-up delay | See Section 6.7 | 90 | 130 | 200 | μs | | | | Stand-by filter | See Section 6.7 | 200 | 280 | | | <sup>1.</sup> Characterization data, not tested in production DS14205 - Rev 3 page 7/22 ## 5 Isolation Table 6. Isolation specification | Symbol | Parameter | Test conditions | Value | Unit | |-----------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------| | General | | | | | | CLR | Clearance<br>(Minimum External Air Gap) | Measured from input terminals to output terminals, shortest distance trough air | 4 | mm | | CPG | Creepage<br>(Minimum External Tracking) | Measured from input terminals to output terminals, shortest distance path along body | 4 | mm | | СТІ | Comparative Tracking Index (Tracking Resistance) | DIN IEC 112/VDE 0303 Part 1 | ≥ 400 | V | | - | Material Group | DIN VDE 0110, 1/89, Table 1 | II | - | | Isolation | characteristics | | | | | $V_{PR}$ | Partial discharge test voltage In accordance with VDE 0884-17 | Method a, Type test $t_m = 10 \text{ s}$ Partial discharge < 5 pC Method b1, 100 % Production test $t_m = 1 \text{ s}$ | 2720<br>3200 | V <sub>PEAK</sub> | | V <sub>IOTM</sub> | Maximum Transient Isolation Voltage | Partial discharge < 5 pC<br>t <sub>ini</sub> = 60 s, Type test | 4800 | V <sub>PFAK</sub> | | V <sub>IOSM</sub> | Maximum Surge Isolation Voltage | Type test | 4800 | V <sub>PEAK</sub> | | R <sub>IO</sub> | Isolation Resistance | V <sub>IO</sub> = 500 V, Type test | > 10 <sup>9</sup> | Ω | | UL-1577 | | | | | | V <sub>ISO</sub> | Isolation Withstand voltage | 60 s; Type test | 2828/4000 | V <sub>RMS</sub> / V <sub>PEAK</sub> | | V <sub>ISO,test</sub> | Isolation Voltage test | 1 s; 100% production | 3394/4800 | V <sub>RMS</sub> / V <sub>PEAK</sub> | | Recogniz | zed under the UL 1577 Component Rec | cognition Program - file number E362869 | | | DS14205 - Rev 3 page 8/22 ### 6 Functional description #### 6.1 Gate driving power supply and UVLO The STGAP2SICSAN is a flexible and compact gate driver with 4 A output current and rail-to-rail outputs. The device allows implementation of either unipolar or bipolar gate driving. Figure 3. Power supply configuration for unipolar and bipolar gate driving Undervoltage protection is available on VH supply pin. A fixed hysteresis sets the turn-off threshold, thus avoiding intermittent operation. When VH voltage falls below the VH<sub>off</sub> threshold, the output buffer enters a "safe state". When VH voltage reaches the VH<sub>on</sub> threshold, the device returns to normal operation and sets the output according to actual input pins status. The VDD and VH supply pins must be properly filtered with local bypass capacitors. The use of capacitors with different values in parallel provides both local storage for impulsive current supply and high-frequency filtering. The best filtering is obtained by using low-ESR SMT ceramic capacitors and are therefore recommended. A 100 nF ceramic capacitor must be placed as close as possible to each supply pin, and a second bypass capacitor with value in the range between 1 $\mu$ F and 10 $\mu$ F should be placed close to it. #### 6.2 Power-up, power-down and "safe state" The following conditions define the "safe state": - GOUT = OFF state; - CLAMP = ON state; Such conditions are maintained at power-up of the isolated side (VH < VH<sub>on</sub>) and during whole device power down phase (VH < VH<sub>off</sub>), regardless of the value of the input pins. The device integrates a structure which clamps the driver output to a voltage not higher than SafeClp when VH voltage is not high enough to actively turn the internal GOFF MOSFET on. If VH positive supply pin is floating or not supplied the GOFF pin is therefore clamped to a voltage smaller than SafeClp. If the supply voltage VDD of the control section of the device is not supplied, the output is put in safe state, and remains in such condition until the VDD voltage returns within operative conditions. After power-up of both isolated and low voltage sides, the device output state depends on the status of the input pins. DS14205 - Rev 3 page 9/22 #### 6.3 Control inputs The device is controlled through the IN+ and IN- logic inputs, in accordance with the truth table below. Table 7. Inputs truth table (applicable when device is not in UVLO or "safe state") | Input pins | | Output pin | |------------|-----|------------| | IN+ | IN- | GOUT | | L | L | LOW | | Н | L | HIGH | | L | Н | LOW | | Н | Н | LOW | A deglitch filter prevents short noise spikes potentially present in the application from generating unwanted commutations. #### 6.4 Miller Clamp function The Miller clamp function allows the control of the Miller current during the power stage switching in half-bridge configurations. When the external power transistor is in the OFF state, the driver operates to avoid the induced turn-on phenomenon that may occur when the other switch in the same leg is being turned on, due to the $C_{GD}$ capacitance. During the turn-off period the gate of the external switch is monitored through the CLAMP pin. The CLAMP switch is activated when gate voltage goes below the voltage threshold, $V_{CLAMPth}$ , thus creating a low impedance path between the switch gate and the GNDISO pin. #### 6.5 Watchdog The isolated HV side has a watchdog function in order to identify when it is not able to communicate with LV side, for example because the VDD of the LV side is not supplied. In this case the output of the driver is forced in "safe state" until communication link is properly established again. #### 6.6 Thermal shutdown protection The device provides a thermal shutdown protection. When junction temperature reaches the $T_{SD}$ temperature threshold, the device is forced in "safe state". The device operation is restored as soon as the junction temperature is lower than ' $T_{SD}$ - $T_{hys}$ '. DS14205 - Rev 3 page 10/22 #### 6.7 Standby function In order to reduce the power consumption of both control interface and gate driving sides the device can be put in standby mode. In standby mode the quiescent current from VDD and VH supply pins is reduced to $I_{QDDSBY}$ and $I_{QHSBY}$ respectively, and the output remains in "safe state" (the output is actively forced low). The way to enter standby is to keep both IN+ and IN- high ("standby" value) for a time longer than t<sub>STBY</sub>. During stand-by the inputs can change from the "standby" value. To exit stand-by, IN+ and IN- must be put in any combination different from the "standby" value for a time longer than $t_{stbyfilt}$ , and then in the "standby" value for a time t such that $t_{WUP} < t < t_{STBY}$ . When the input configuration is changed from the "standby" value the output is enabled and set according to inputs state after a time $t_{awake}$ . Figure 4. Standby state sequences #### Sequence to enter stand-by mode #### Sequence to exit stand-by mode DS14205 - Rev 3 page 11/22 ## Typical application diagram Figure 5. Typical application diagram - Miller Clamp Figure 6. Typical application diagram - Miller Clamp and negative gate driving DS14205 - Rev 3 page 12/22 #### 8 Layout #### 8.1 Layout guidelines and considerations In order to optimize the PCB layout, the following considerations should be taken into account: - SMT ceramic capacitors (or different types of low-ESR and low-ESL capacitors) must be placed close to each supply rail pins. A 100 nF capacitor must be placed between VDD and GND and between VH and GNDISO, as close as possible to device pins, in order to filter high-frequency noise and spikes. In order to provide local storage for pulsed current, a second capacitor with a value between 1 μF and 10 μF should also be placed close to the supply pins. - It is good practice to add filtering capacitors close to logic inputs of the device (IN+, IN-), particularly for fast switching or noisy applications. - The power transistors must be placed as close as possible to the gate driver to minimize the gate loop area and inductance that might carry noise or cause ringing. - To avoid degradation of the isolation between the primary and secondary side of the driver, there should not be any trace or conductive area below the driver. - If the system has multiple layers, it is recommended to connect the VH and GNDISO pins to internal ground or power planes through multiple vias of adequate size. These vias should be located close to the IC pins to maximize thermal conductivity. #### 8.2 Layout example An example of STGAP2SICSAN suggested PCB layout with main signals highlighted by different colors is shown in Figure 7 (see Figure 8 for reference schematic). It is recommended to follow this example for correct positioning and connection of filtering capacitors. Figure 7. STGAP2SICSAN suggested PCB layout: top and bottom Figure 8. STGAP2SICSAN reference schematic for suggested PCB layout DS14205 - Rev 3 page 13/22 # Testing and characterization information Figure 9. Timings definition Figure 10. CMTI test circuit DS14205 - Rev 3 page 14/22 ## 10 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ### 10.1 SO-8 package information | Dim. | | mm | | NOTES | |------------------|------|----------|------|-------| | Dilli. | Min. | Тур. | Max. | NOTES | | Α | 1.35 | - | 1.75 | | | A1 | 0.10 | - | 0.25 | | | b | 0.35 | - | 0.49 | | | С | 0.19 | - | 0.25 | | | D <sup>(1)</sup> | 4.8 | - | 5 | | | E1 | 3.8 | 3.9 | 4 | | | E | 5.8 | 6 | 6.2 | | | е | | 1.27 BSC | | | | L | 0.4 | - | 1.25 | | | h | 0.25 | - | 0.50 | | | θ | 0° | | 7° | | | Θ1 | 2° | | 12° | | | aaa | | 0.25 | | | | bbb | | 0.25 | | | | ccc | | 0.1 | | | <sup>1.</sup> Dimension "D" does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side. DS14205 - Rev 3 page 15/22 T-DETAIL F e/2 E1 Ε h X 45° - aaaM UM Figure 11. SO-8 mechanical data #### **SO-8 Suggested land pattern** 10.2 U 6X e Figure 12. SO-8 suggested land pattern page 16/22 # 11 Ordering information **Table 8. Device summary** | Order code | Output configuration | Package | Package marking | Packaging | |-----------------|----------------------|---------|-----------------|---------------| | STGAP2SICSANC | GOUT-CLAMP | SO-8 | GP2ISANC | Tube | | STGAP2SICSANCTR | GOUT-CLAMP | SO-8 | GP2ISANC | Tape and Reel | DS14205 - Rev 3 page 17/22 ## **Revision history** Table 9. Document revision history | Date | Version | Changes | |-------------|---------|-----------------------------------------------------------------------------------------------------------------| | 12-Apr-2023 | 1 | Initial release. | | | | Updated Table 3: added V <sub>ISO-OP</sub> , Table 4 and Table 5 (I <sub>INh</sub> and R <sub>pd</sub> limits). | | 29-May-2024 | 2 | Updated Section 5: new table format. | | | | Updated Figure 3, Figure 5, Figure 6 and Figure 8. | | 28-Jun-24 | 3 | Updated V <sub>ISO-OP</sub> in Table 3 and V <sub>PR</sub> test conditions in Table 6. | | 20-Juli-24 | S | Updated marking in Table 8. | DS14205 - Rev 3 page 18/22 ## **Contents** | 1 | Bloc | k diagram | 3 | | | |-----|-----------------|---------------------------------------|----|--|--| | 2 | Pin d | description and connection diagram | 4 | | | | 3 | Electrical data | | | | | | | 3.1 | Absolute maximum ratings | 5 | | | | | 3.2 | Recommended operating conditions | 5 | | | | | 3.3 | Thermal data | 5 | | | | 4 | Elec | trical characteristics | 6 | | | | 5 | Isola | ition | 8 | | | | 6 | Fund | ctional description | 9 | | | | | 6.1 | Gate driving power supply and UVLO | 9 | | | | | 6.2 | Power-up, power-down and "safe state" | 9 | | | | | 6.3 | Control inputs | 10 | | | | | 6.4 | Miller Clamp function | 10 | | | | | 6.5 | Watchdog | 10 | | | | | 6.6 | Thermal shutdown protection | 10 | | | | | 6.7 | Standby function | 11 | | | | 7 | Typi | cal application diagram | 12 | | | | 8 | Layout | | | | | | | 8.1 | Layout guidelines and considerations | 13 | | | | | 8.2 | Layout example | 13 | | | | 9 | Testi | ing and characterization information | 14 | | | | 10 | Pack | age information | 15 | | | | | 10.1 | SO-8 package information | 15 | | | | | 10.2 | SO-8 Suggested land pattern | 16 | | | | 11 | Orde | ering information | 17 | | | | Rev | ision | history | 18 | | | ## **List of tables** | Table 1. | Pin description | . 4 | |----------|----------------------------------------------------------------------------|-----| | Table 2. | Absolute maximum ratings | . 5 | | Table 3. | Recommended operating conditions | . 5 | | Table 4. | Thermal data | . 5 | | Table 5. | Electrical characteristics | . 6 | | Table 6. | Isolation specification | . 8 | | Table 7. | Inputs truth table (applicable when device is not in UVLO or "safe state") | 10 | | Table 8. | Device summary | 17 | | Table 9. | Document revision history | 18 | DS14205 - Rev 3 page 20/22 # **List of figures** | Figure 1. | Block diagram - single output and Miller Clamp configuration | . 3 | |------------|----------------------------------------------------------------------|-----| | Figure 2. | Pin connection (top view) - single output and Miller Clamp option | . 4 | | Figure 3. | Power supply configuration for unipolar and bipolar gate driving | . 9 | | Figure 4. | Standby state sequences | 11 | | Figure 5. | Typical application diagram - Miller Clamp | 12 | | Figure 6. | Typical application diagram - Miller Clamp and negative gate driving | 12 | | Figure 7. | STGAP2SICSAN suggested PCB layout: top and bottom | 13 | | Figure 8. | STGAP2SICSAN reference schematic for suggested PCB layout | 13 | | Figure 9. | Timings definition | 14 | | Figure 10. | CMTI test circuit | 14 | | Figure 11. | SO-8 mechanical data | 16 | | Figure 12. | SO-8 suggested land pattern | 16 | DS14205 - Rev 3 page 21/22 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2024 STMicroelectronics – All rights reserved DS14205 - Rev 3 page 22/22