# DS34F86/DS35F86 RS-422/RS-423 Quad Line Receiver with TRI-STATE® Outputs #### **General Description** The DS34F86/DS35F86 RS-422/3 Quad Receiver features four independent receivers, which comply with EIA Standards for the electrical characteristics of balanced/unbalanced voltage digital interface circuits. Receiver outputs are 74LS compatible TRI-STATE structures which are forced to a high impedance state when the appropriate output control lead reaches a logic zero condition. A PNP device buffers each output control lead to assure minimum loading for either logic one or logic zero inputs. In addition each receiver has internal hysteresis circuitry to improve noise margin and discourage output instability for slowly changing input waveforms. The DS34F86/DS35F86 offers improved performance due to the use of state-of-the-art L-FAST bipolar technology. The L-FAST technology allows for higher speeds and lower currents by utilizing extremely short gate delay times. Thus, the DS34F86/DS35F86 features lower power, extended temperature range, and improved specifications. The DS34F86/DS35F86 offers optimum performance when used with the DS34F87/DS35F87 Quad Line Driver. #### **Features** - Military temperature range - **TRI-STATE outputs** - Fast propagation times (15 ns typical) - TTL compatible - 5.0V supply - Lead compatible and interchangeable with MC3486 and DS3486 ### **Connection Diagram** Top View Order Number DS34F86J or DS35F86J See NS Package Number J16A FIGURE 1. Block Diagram ## Function Table (Each Receiver) | Differential Inputs $V_{ID} = (V_{IN} +) - (V_{IN} -)$ | Enable<br>E | Output<br>OUT | |--------------------------------------------------------|-------------|---------------| | V <sub>ID</sub> ≥ 0.2V | Н | Н | | V <sub>ID</sub> ≤ −0.2V | Н | L | | X | L | Z | - H ≈ High Level - L = Low Level - Z = High Impedance (off) ### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Storage Temperature Range Ceramic DIP -65°C to +175°C Operating Temperature Range DS35F86 -55°C to +125°C DS34F86 0°C to +70°C Lead Temperature Ceramic DIP (soldering, 60 seconds) Maximum Power Dissipation\* at 25°C 1500 mW 300°C 8.0V V0.8 Cavity Package Supply Voltage Supply Voltage Input Voltage $\begin{array}{ll} \text{Input Common Mode Voltage} & \pm \, 15 \text{V} \\ \text{Input Differential Voltage} & \pm \, 25 \text{V} \end{array}$ \*Derate cavity package 10 mW/\*C above 25°C. ## **Operating Conditions** DS34F86 Temperature 0°C to +70°C Supply Voltage 4.75V to 5.25V DS35F86 Temperature −55°C to +125°C Supply Voltage 4.5V to 5.5V nout Common Mode Voltage Range −7.0V to +7.0V Input Common Mode Voltage Range Input Differential Voltage Range 6V ## Electrical Characteristics over operating range, unless otherwise specified (Notes 2 & 3) | Symbol | Parameter | Conditions | | Min<br>2 | Тур | Max | Unite | |-------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------|----------|-----|--------|----------| | V <sub>IH</sub> | Input Voltage HIGH | | | | | | | | V <sub>IL</sub> | Input Voltage LOW | | | | | 0.8 | ٧ | | V <sub>TH(D)</sub> | Differential Input Threshold<br>Voltage (Note 6) | $-7V \le V_{CM} \le 7V$ , | V <sub>O</sub> = V <sub>OH</sub> | | | 0.2 | ٧ | | | | V <sub>IH</sub> = 2V | VO = VOL | -0.2 | | | | | I <sub>IB</sub> | Input Bias Current | V <sub>CC</sub> = 0V or 5.25V,<br>Other inputs at 0V | V <sub>I</sub> = -10V | | | -3.25 | - mA | | | | | V <sub>I</sub> = -3V | | | -1.50 | | | | | | V <sub>I</sub> = +3V | | | + 1.50 | | | | | | V <sub>i</sub> = +10V | | | +3.25 | | | V <sub>OH</sub> Output Voltag<br>(Note 5) | Output Voltage HIGH<br>(Note 5) | $-7V \le V_{CM} \le 7V$ $V_{IH} = 2V,$ | 0°C to +70°C | 2.8 | | | | | | | $I_0 = -0.4 \text{ mA},$ $V_{ D} = 0.4 \text{ V}$ | -55°C to +125°C | 2.5 | | - | <b>,</b> | | V <sub>OL</sub> | Output Voltage LOW | $-7V \le V_{CM} \le 7V$ ,<br>$V_{IH} = 2V$ | I <sub>O</sub> = 8 mA,<br>V <sub>ID</sub> = 0.4V | | | 0.5 | > | | loz | Off State (High Impedance) Output Current | $V_{I(D)} = +3V, V_{IL} = 0.8V,$ $V_{O} = 0.5V$ $V_{I(D)} = -3V, V_{IL} = 0.8V,$ $V_{O} = 2.7V$ | | | | -10 | . μА | | | | | | | | 10 | | | los | Output Short Circuit<br>Current (Note 4) | $V_{I(D)} = +3V, V_{IH} = 2V,$<br>$V_{O} = 0V$ | | -15 | | -100 | mA | | lı <u>r</u> | Input Current LOW (TRI-STATE Control) | V <sub>IL</sub> = 0.5V | | | | - 100 | μΑ | | ļш | Input Current HIGH | | V <sub>IH</sub> = 2.7V | | | 20 | μА | | | (TRI-STATE Control) | | V <sub>IH</sub> = 5.25V | | | 40 | | | V <sub>IC</sub> | Input Clamp Diode Voltage<br>(TRI-STATE Control) | I <sub>IC</sub> = −10 mA | | | | -1.5 | ٧ | | lcc | Supply Current | V <sub>IL</sub> = 0V | | | | 50 | mA. | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation. Note 2: Unless otherwise specified min/max limits apply across the ~55°C to +125°C temperature range for the DS35F86 and across the 0°C to +70°C range for the DS34F86. All typicals are given for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C. Note 3: All currents into the device pins are positive; all currents out of the device pins are negative. All voltages are reference to ground unless otherwise specified. Note 4: Only one output at a time should be shorted. Note 5: Refer to EIA RS-422/3 for exact conditions. Input balance and VOH/VOL levels are tested simultaneously for worse case. Note 6: Differential input threshold voltage and guaranteed output levels are tested simultaneously for worst case. ## Switching Characteristics $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ (Figures 2 & 3) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 1) | Max | Units | |---------------------|----------------------------------------------------------|-----------------------|-----|-----------------|-----|-------| | t <sub>PHL(D)</sub> | Propagation Delay Time<br>Differential Inputs to Outputs | Figure 2 | | 15 | 22 | ns | | t <sub>PLH(D)</sub> | | | | 15 | 22 | ns | | t <sub>LZ</sub> | Propagation Delay Time<br>Controls to Outputs | C <sub>L</sub> = 5 pF | | 14 | 18 | ns | | t <sub>HZ</sub> | | Figure 3 | | 15 | 20 | ns | | tzH | | Figure 3 | | 12 | 16 | ns | | t <sub>ZL</sub> | | | | 13 | 18 | ns | #### **Parameter Measurement Information** FIGURE 2. Propagation Delay Differential Input to Output 3-49 ## Parameter Measurement Information (Continued) FIGURE 3. Propagation Delay TRI-STATE Control Input to Output Note 1: The input pulse is supplied by a generator having the following characteristics: PRR $\approx$ 1.0 MHz, 50% duty cycle, $t_{TLH} = t_{THL} = 6.0$ ns (10% to 90%), $Z_Q = 50\Omega$ . Note 2: CL includes probe and jig capacitance. Note 3: All diodes are IN916 or equivalent. TL/F/9616-5