# **DC/DC Converter for DSL**



#### **Features**

Input Voltage: 36 V to 75 V

EXCALIBUR

- Designed for AC6 ADSL Line-Interface Driver/Receivers
- Powers up to 32 Channels
- Quad Outputs (±8 V, ±3.75 V)
- Dual Logic On/Off Control
- Output Current Limit
- Unbalanced Load Protection
- Fixed Frequency Operation
- Over-Temperature Shutdown

- Under-Voltage Lockout
- 1500 VDC Isolation
- Space-Saving Solderable Case 1.2 sq. in. PCB Area (suffix N)
- Surface Mountable
- IPC Lead Free 2
- Safety Approvals: UL60950 CSA 22.2 950

#### **Description**

The PT4701 Excalibur™ power module is a 35-watt quad-output DC/DC converter that is designed to meet the power requirements of Texas Instruments' TNETD7112. The TNETD7112 is a dual-channel line-interface driver/receiver that compliments the AC6 ADSL chipset for use in POTS (plain old telephone service) applications. To conserve power, the TNETD7112 line drivers require two pairs of complimentary power supply voltages. These are ±8 V and ±3.75 V respectively.

The PT4701 module operates from a standard (-48 V) telecom central office supply and provides all four supply voltages as two com-

plimentary balanced loads. (This product is not suitable for unbalanced load applications.) The load capacity allows the PT4701 to operate up to 16 line-driver ICs, representing 32 ADSL channels.

The PT4701 incorporates many features to simplify system integration. These include a flexible On/Off enable control, input under-voltage lock-out, and over-temperature protection. All outputs are short-circuit protected, and internally sequenced to meet the TNETD7112 power-up and power-down requirements.

The module is packaged in a space-saving solderable copper case, requires no heat sink, and can occupy as little as 1.2 in2 of PCB area.

#### **Ordering Information**

 $PT4701\Box = \pm 8.0/\pm 3.75 \text{ V}$ 

#### PT Series Suffix (PT1234x)

| Case/Pin<br>Configuration | Order<br>Suffix | Package<br>Code |
|---------------------------|-----------------|-----------------|
| Vertical                  | N               | (ENM)           |
| Horizontal                | A               | (ENN)           |
| SMD                       | С               | (ENP)           |

(Reference the applicable package code drawing for the dimensions and PC layout)

#### **Typical Application**



#### 35-W Quad-Output **DC/DC Converter for DSL**

| Environmental       | <b>Specifications</b> |
|---------------------|-----------------------|
| Elivii viillielitai | Specifications        |

| Characteristics             | Symbols      | Conditions                                                 | Min | Тур                  | Max      | Units |
|-----------------------------|--------------|------------------------------------------------------------|-----|----------------------|----------|-------|
| Operating Temperature Range | Ta           | Over V <sub>in</sub> Range                                 | -40 | _                    | 85 (i)   | °C    |
| Solder Reflow Temperature   | $T_{reflow}$ | Surface temperature of module pins or case                 | _   | _                    | 215 (ii) | °C    |
| Storage Temperature         | $T_s$        | _                                                          | -40 | _                    | 125      | °C    |
| Mechanical Shock            |              | Per Mil-STD-883D, Method 2002.3<br>1 msec, ½ Sine, mounted | _   | 500                  | _        | G's   |
| Mechanical Vibration        |              | Mil-STD-883D, Method 2007.2 Suffix A Suffix N, C           | _   | 15 (iii)<br>20 (iii) | _        | G's   |
| Weight                      | _            | Vertical/Horizontal                                        | _   | 50                   | _        | grams |
| ShutdownTemperature         | OTP          |                                                            |     | 115                  | 125      | °C    |
| Flammability                | _            | Meets UL 94V-O                                             |     |                      |          |       |

**Notes:** (i) See SOA curves or consult factory for appropriate derating.

- (ii) During solder reflow of SMD package version, do not elevate the module case, pins, or internal component temperatures above a peak of 215 °C. For further guidance refer to the application note, "Reflow Soldering Requirements for Plug-in Power Surface Mount Products," (SLTA051).
   (iii) Only the case pins on through-hole pin configurations (N & A) must be soldered. For more information see the applicable package outline drawing.

#### **Pin Configuration**

| Pin | Function       |
|-----|----------------|
| 1   | +Vin           |
| 2   | -Vin           |
| 3   | EN 2           |
| 4   | EN 1           |
| 5   | Do Not Connect |
| 6   | Do Not Connect |
| 7   | Do Not Connect |

| Pin | Function         |
|-----|------------------|
| 8   | Pin Not Present  |
| 9   | Pin Not Present  |
| 10  | Pin Not Present  |
| 11  | Pin Not Present  |
| 12  | Pin Not Present  |
| 13  | Pin Not Present  |
| 14  | +Vo <sub>1</sub> |
|     |                  |

| _ PIN | runction                |
|-------|-------------------------|
| 15    | COM                     |
| 16    | -Vo <sub>1</sub>        |
| 17    | ±Vo <sub>1</sub> Adjust |
| 18    | +Vo <sub>2</sub>        |
| 19    | COM                     |
| 20    | $-Vo_2$                 |
| 21    | ±Vo <sub>2</sub> Adjust |
|       |                         |

Note: Shaded functions indicates those pins that are at primary-side potential. All other pins are referenced to the secondary.

## On/Off Enable Logic

| Pin 3 | Pin 4 | Output Status |
|-------|-------|---------------|
| ×     | 1     | Off           |
| 1     | 0     | On            |
| 0     | ×     | Off           |

#### Notes:

Logic 1 =Open collector  $Logic\ 0 = -Vin\ (pin\ 2)\ potential$ 

For positive Enable function, connect pin 4 to pin 2 and use pin 3.

For negative Enable function, leave pin 3 open and use pin 4.

#### **Pin Descriptions**

**+Vin:** The positive input supply for the module with respect to -Vin. When powering the module from a -48V telecom central office supply, this input is connected to the primary system ground.

**-Vin:** The negative input supply for the module, and the 0VDC reference for the EN 1, and EN 2 inputs. When powering the module from a +48-V supply, this input is connected to the 48-V(Return).

**EN 1:** The negative logic input that activates the module output. This pin must be connected to -V<sub>in</sub> to enable the module's outputs. A high impedance disables the module's outputs.

**EN 2:** The positive logic input that activates the module output. If not used, this pin should be left open circuit. Connecting this input to -Vin disables the module's outputs.

+Vo 1: This is the positive high-output voltage. It is the balanced compliment of (-Vo<sub>1</sub>) and referenced to the secondary COM node.

**-Vo 1:** The negative high-output voltage, which is the balanced compliment of (+Vo<sub>1</sub>) with respect to COM. **+Vo 2:** This is the positive low-output voltage. It is the balanced complement of (-Vo2) and referenced to the secondary COM node.

**-Vo 2:** The negative low-output voltage, which is the balanced compliment of (+Vo<sub>2</sub>) with respect to COM.

COM: This is the common node and the secondary reference for all four regulated output voltages. It provides a return for any unbalanced load current, and is DC isolated from the input supply pins.

**±Vo<sub>1</sub> Adjust:** Using a single resistor, this pin allows the simultaneous adjustment of both +Vo1 and -Vo1 magnitude with respect to the COM node. Adjustment can be higher or lower than the preset value. If not used this pin should be left open circuit.

**±Vo<sub>2</sub> Adjust:** Using a single resistor, this pin allows the simultaneous adjustment of both +Vo2 and -Vo2 magnitudes with respect to the COM node. Adjustment can be higher or lower than the preset value. If not used this pin should be left open circuit.



35-W Quad-Output **DC/DC Converter for DSL** 

**PT4701 Electrical Specifications** (Unless otherwise stated, the operating conditions are:-  $T_a$  =25 °C,  $V_{in}$  =48 V, and  $I_o$  = $I_o$ max)

|                                                                                    |                                                     |                                                                                    |                                                       |              | PT4701             |                             |                    |
|------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------|--------------|--------------------|-----------------------------|--------------------|
| Characteristics                                                                    | Symbols                                             | Conditions                                                                         |                                                       | Min          | Тур                | Max                         | Units              |
| Output Current                                                                     | Io <sub>1</sub> , Io <sub>2</sub>                   | Balanced load                                                                      | ±Vo <sub>1</sub> (8.0 V)<br>±Vo <sub>2</sub> (3.75 V) | 0            | _                  | 1.25 (1)<br>1.75 (1)        | A                  |
|                                                                                    |                                                     | Load imbalance                                                                     | ±Vo <sub>1</sub><br>±Vo <sub>2</sub>                  | _            | _                  | ±100 (2)<br>±100 (2)        | mA                 |
|                                                                                    |                                                     | Transient imbalance (<1 ms)                                                        | ±Vo <sub>1</sub><br>±Vo <sub>2</sub>                  | _            | _                  | ±150<br>±150                | mA                 |
| Input Voltage Range                                                                | $ m V_{in}$                                         | Continuous<br>Surge (1 minute)                                                     |                                                       | <u>36</u>    | _                  | 75<br>80                    | V                  |
| Set-Point Voltage                                                                  | $Vo_1, Vo_2$                                        | Either output to COM                                                               | ±Vo <sub>1</sub><br>±Vo <sub>2</sub>                  | 7.76<br>3.82 | 8.0<br>3.94        | 8.24<br>4.06 <sup>(3)</sup> | V                  |
| Temperature Variation                                                              | $Reg_{temp}$                                        | $-40 ^{\circ}\text{C} \le \Gamma_a \le +85 ^{\circ}\text{C}, I_o = I_o \text{min}$ | ±Vo <sub>1</sub><br>±Vo <sub>2</sub>                  | _            | ±0.5<br>±0.5       | _                           | $%V_{o}$           |
| Line Regulation                                                                    | Regline                                             | All outputs, Over Vin range                                                        |                                                       | _            | ±0.05              | ±0.25                       | $%V_{o}$           |
| Load Regulation                                                                    | Regload                                             | All outputs, 0≤I <sub>o</sub> ≤I <sub>o</sub> max                                  |                                                       | _            | ±0.2               | ±0.5                        | $%V_{o}$           |
| Total Output Voltage Variation                                                     | $\Delta V_{o}$ tot                                  | Includes set-point, line, load, $-40 \text{ °C} \le \Gamma_a \le +85 \text{ °C}$   | ±Vo <sub>1</sub> (8.0 V)<br>±Vo <sub>2</sub> (3.75 V) | 7.6<br>3.75  | _                  | 8.4<br>4.13 <sup>(3)</sup>  | V                  |
| Efficiency                                                                         | η                                                   |                                                                                    |                                                       | _            | 85                 | _                           | %                  |
| V <sub>o</sub> Ripple (pk-pk)                                                      | V <sub>n</sub>                                      | Measured from each output to C<br>0 to 20 MHz bandwidth                            | OM, ±Vo <sub>1</sub><br>±Vo <sub>2</sub>              | _            | 10<br>5            | _                           | $\mathrm{mV}_{pp}$ |
| Transient Response                                                                 | ${ m t_{tr} \over V_{os}}$                          | 0.1 A/µs load step, 50 % to 75 % $\rm V_{o}$ over/undershoot                       | I <sub>o</sub> max                                    | _            | 100<br>2           | _                           | μSec<br>%Vo        |
| Output Adjust Range                                                                | Vo <sub>x</sub> adj                                 | Each ±Vo adjusted as pair                                                          |                                                       | _            | ±10                | _                           | $%V_{o}$           |
| Balanced Load<br>Current Limit Threshold                                           | $Io_{LIM}$                                          | Shutdown, auto restart                                                             | ±Vo <sub>1</sub><br>±Vo <sub>2</sub>                  | _            | 1.5 (1)<br>2.5 (1) | _                           | A                  |
| Unbalanced Load<br>Shutdown Threshold                                              | $I_{o}com_{sc}$                                     | Shutdown & latch off<br>(within 1 ms)                                              |                                                       | _            | 200 (2)            | _                           | mA                 |
| Switching Frequency                                                                | $f_{\mathrm{s}}$                                    | Over V <sub>in</sub> and I <sub>o</sub> ranges                                     |                                                       | 550          | 600                | 650                         | kHz                |
| Under Voltage Lockout                                                              | $egin{array}{c} V_{ m on} \ V_{ m off} \end{array}$ | V <sub>in</sub> increasing<br>V <sub>in</sub> decreasing                           |                                                       | _            | 34<br>32           | _                           | V                  |
| Enable Control (pins 3 & 4)<br>High-Level Input Voltage<br>Low-Level Input Voltage | V <sub>IH</sub><br>V <sub>IL</sub>                  | Referenced to -V <sub>in</sub> (pin 2)                                             |                                                       | 4<br>-0.2    |                    | Open (4)<br>0.8 (4)         | V                  |
| Low-Level Input Current                                                            | $I_{\mathrm{IL}}$                                   | Pin connected to -V <sub>in</sub> (pin 2)                                          |                                                       | _            | -0.16              | -0.27                       | mA                 |
| Standby Input Current                                                              | I <sub>in</sub> standby                             | pins 3 & 4 open circuit                                                            |                                                       |              | 5                  | 20                          | mA                 |
| Internal Input Capacitance                                                         | Cint                                                |                                                                                    |                                                       | _            | 1                  | _                           | μF                 |
| External Output Capacitance                                                        | Co                                                  | Each output to COM                                                                 | ±Vo <sub>1</sub><br>±Vo <sub>2</sub>                  | 33<br>150    | _                  | 1,000 (5)<br>1,000 (5)      | μF                 |
| Primary/Secondary Isolation                                                        | V iso<br>C iso                                      |                                                                                    | 02                                                    | 1500         |                    |                             | V<br>pF            |

<sup>Notes: (1) A balanced load is defined as the current flowing out of (+Vo<sub>x</sub>) being to equal that flowing into (-Vo<sub>x</sub>). The current flowing in the COM termnal is zero.
(2) The load imbalance is the difference between the current flowing out of (+Vo<sub>x</sub>) and flowing into (-Vo<sub>x</sub>). The difference flows in the COM terminal.
(3) The nominal output voltage of ±Vo<sub>2</sub> is 3.94 V. The output voltage and tolerance is defined as 3.75 V, -0%, +10%.
(4) The Enable inputs (pins 3 & 4) have internal pull-ups. Leaving pin 3 open-circuit and connecting pin 4 to −V<sub>in</sub> allows the the converter to operate when input power is applied. The maximum open-circuit voltage is 5V.
(5) Capacitance added to each pair of complimentary output voltages (±Vo<sub>x</sub>) must be divided equally between (+Vo<sub>x</sub>) and (-Vo<sub>x</sub>) with respect to the COM terminal. E.g. Co₁ must equal Co₂, and Co₃ must equal Co₄.</sup> 

# Performance Characteristics; V<sub>in</sub> =48 V (See Note A













Note A: All Characteristic data in the above graphs has been developed from actual products tested at 25°C. This data is considered typical data for the ISR.

35-W Quad-Output DC/DC Converter for DSL

SLTS182A - FEBRUARY 2003 - REVISED APRIL 2003

# Performance Characteristics; $V_{in}$ =48 V (See Note A)





# PT4701 Safe Operating Area (SOA) (See Note B) (All outputs proportionally loaded from 0 to 100 % of full load)



Note A: All Characteristic data in the above graphs has been developed from actual products tested at 25°C. This data is considered typical data for the ISR.

Note B: SOA curves represent operating conditions at which the internal components are at or below the manufacturer's maximum rated operating temperatures.

# Operating Features of the PT4701 Quad-Output DC/DC Converter for DSL Line Drivers

#### **Balanced Load Fault Protection**

A balanced load fault is the result of excess current flowing from one +Vo output directly to the corresponding -Vo output. The current flowing in or out of the COM node (pins 15 & 19) under this condition is within normal operating limits. Both (±)dual outputs from the PT4701 DC/DC converter incorporate protection against this type of load fault. This includes an absolute current limit in combination with a fault timeout period. When the balanced fault current from either ±dual output exceeds the "Balanced Load Current Limit Threshold" (see data sheet specifications), the converter initially limits the fault current to approximately 150 % of the maximum output current rating. If the fault persists for more than 20 ms the converter shuts down, forcing the voltage at all four regulated outputs to simultaneously fall to zero. Following shutdown the converter will periodically attempt to recover by executing a soft-start power-up. The converter will continually cycle through successive over-current shutdowns and restarts until the fault is removed.

#### **Imbalanced Load Fault Protection**

An imbalanced load fault is the result of excess current flowing between any one of the  $+V_0$  (or the  $-V_0$ ) outputs, and the COM node (pins 15 & 19). When the current sensed in the COM node exceeds the "Unbalanced Load Shutdown Threshold" (see data sheet specifications), the PT4701 shuts down and latches off within 1ms. Once latched off, the module must be reset by momentarily interrupting the input power source.

#### **Over-Temperature Protection**

The PT4701 DC/DC converter has an internal temperature sensor, which monitors the temperature of the module's internal components. If the sensed temperature exceeds a nominal 115 °C, the converter will shut down. The converter will automatically restart when the sensed temperature returns to about 100 °C.

#### **Under-Voltage Lock-Out**

The Under-Voltage Lock-Out (UVLO) circuit prevents operation of the converter whenever the input voltage to the module is insufficient to maintain output regulation. The UVLO has approximately 2 V of hysterisis. This is to prevent oscillation with a slowly changing input voltage. Below the UVLO threshold the module is off and the enable control inputs, EN1 and EN2 are inoperative.

#### **Primary-Secondary Isolation**

The PT4701 DC/DC converter incorporates electrical isolation between the input terminals (primary) and the output terminals (secondary). All converters are production tested to a withstand voltage of 1500 VDC. The isolation complies with UL60950 and EN60950, and the requirements for operational isolation. This allows the converter to be configured for either a positive or negative input voltage source.

The regulation control circuitry for these modules is located on the secondary (output) side of the isolation barrier. Control signals are passed between the primary and secondary sides of the converter. The data sheet 'Pin Descriptions' and 'Pin-Out Information' provides guidance as to which reference (primary or secondary) that must be used for each of the external control signals.

#### **Input Current Limiting**

The converter is not internally fused. For safety and overall system protection, the maximum input current to the converter must be limited. Active or passive current limiting can be used. Passive current limiting can be a fast acting fuse. A 125-V fuse, rated no more than 5 A, is recommended. Active current limiting can be implemented with a current limited "Hot-Swap" controller.



#### PT4701

### Adjusting the Output Voltages of the PT4701 Quad-Output DC/DC Converters

The PT4701 quad-output DC/DC converter produces two pairs of balanced  $\pm V_0$  complimentary output voltages. The magnitude of each balanced pair of outputs may be adjusted higher or lower by up to  $\pm 10$  %. The adjustment method uses a single external resistor <sup>1</sup>, which adjusts the magnitude of the respective  $\pm V_0$  and  $\pm V_0$  simultaneously. The value of the resistor determines the magnitude of adjustment, and the placement of the resistor determines the direction of adjustment (increase or decrease). The resistor values can be calculated using the appropriate formula (see below). The formula constants are provided in Table 3–2. Alternatively the resistor value may be selected directly from Table 3–3 and Table 3–4, for  $\pm V_{01}$  and  $\pm V_{02}$  respectively. The placement of each resistor is as follows.

**Adjust Up:** To increase the magnitude of the complimentary output voltages, add a resistor  $R_1$  between the appropriate  $\pm Vo_x Adj$  (' $\pm Vo_1 Adj$ ' or ' $\pm Vo_2 Adj$ ') and the  $-Vo_x$  voltage rail. See Figure 3-1(a) and Table 3-1 for the resistor placement and pin connections.

Figure 3-1a



#### Notes:

- Use only a single 1 % (or better) tolerance resistor in either the R<sub>1</sub> or (R<sub>2</sub>) location to adjust a specific output. Place the resistor as close to the ISR as possible.
- Never connect capacitors to any of the 'Vox Adj' pins. Any
  capacitance added to these control pins will affect the
  stability of the respective regulated output.

**Adjust Down:** To decrease the magnitude of the complimentary output voltages, add a resistor (R<sub>2</sub>), between the appropriate  $Vo_x$  Adj (Vo<sub>1</sub> Adj or Vo<sub>2</sub> Adj,) and the  $+Vo_x$  voltage rail. See Figure 3-1(b) and Table 3-1 for the resistor placement and pin connections.

Figure 3-1b



Table 3-1; Adjust Resistor Pin Connections

|                  | To Adjust Up<br>Connect R <sub>1</sub> |                  | To Adjus<br>Connec   |                  |
|------------------|----------------------------------------|------------------|----------------------|------------------|
|                  | from                                   | to               | from                 | to               |
|                  | ±Vo <sub>x</sub> Adj                   | -Vo <sub>x</sub> | ±Vo <sub>x</sub> Adj | +Vo <sub>x</sub> |
| ±Vo <sub>1</sub> | 17                                     | 16               | 17                   | 14               |
| $\pm Vo_2$       | 21                                     | 20               | 21                   | 18               |

#### **Calculation of Resistor Adjust Values**

The adjust resistor value may also be calculated using an equation. Note that the equation for  $R_1$  [Adjust Up] is different to that for  $(R_2)$  [Adjust Down].

$$R_1 \text{ [Adjust Up]} \qquad = \frac{V_r R_o}{2 (V_a - V_o)} - R_s \quad k\Omega$$

$$(R_2) \ [Adjust \ Down] \quad = \quad \frac{R_o \ (2 \ V_a - V_r)}{2 \ (V_o - V_a)} \quad - R_s \quad k\Omega$$

Where:  $V_o$  = Original output voltage ( $\pm Vo_x$ )

 $V_a$  = Adjusted output voltage ( $\pm Va_x$ )

 $V_r$  = The reference voltage from Table 3-2

 $R_0$  = The resistance value in Table 3-2

 $R_s$  = The series resistance from Table 3-2

Table 3-2

| ADJUSTMENT RANGE AND FORMULA PARAMETERS |                      |                      |  |  |
|-----------------------------------------|----------------------|----------------------|--|--|
|                                         | ±Vo <sub>1</sub> Bus | ±Vo <sub>2</sub> Bus |  |  |
| V <sub>o</sub> (nom)                    | 8.0 V                | 3.94 V               |  |  |
| V <sub>a</sub> (min)                    | 7.2 V                | 3.55 V               |  |  |
| V <sub>a</sub> (max)                    | 8.8 V                | 4.33 V               |  |  |
| V <sub>r</sub>                          | 2.5 V                | 1.24 V               |  |  |
| $R_o$ (k $\Omega$ )                     | 14.3                 | 13.0                 |  |  |
| R <sub>s</sub> (kΩ)                     | 20.0                 | 16.2                 |  |  |

Table 3-3

| Adj. Resistor |                  | R <sub>1</sub> /(R <sub>2</sub> ) |
|---------------|------------------|-----------------------------------|
| % Adjust      | ±Va(req'd)       |                                   |
| -10 %         | $7.20\mathrm{V}$ | $(86.4) \mathrm{k}\Omega$         |
| - 9 %         | 7.28 V           | $(99.8) \mathrm{k}\Omega$         |
| - 8 %         | 7.36 V           | $(117.0) \mathrm{k}\Omega$        |
| - 7 %         | 7.44 V           | $(138.0) \mathrm{k}\Omega$        |
| - 6%          | 7.52 V           | $(167.0) \mathrm{k}\Omega$        |
| - 5 %         | 7.60 V           | $(207.0) \mathrm{k}\Omega$        |
| - 4%          | 7.68 V           | $(267.0) \mathrm{k}\Omega$        |
| - 3 %         | 7.76 V           | $(368.0) \mathrm{k}\Omega$        |
| - 2 %         | 7.84 V           | $(569.0) \mathrm{k}\Omega$        |
| - 1 %         | 7.92 V           | $(1.17) M\Omega$                  |
| 0 %           | $8.00\mathrm{V}$ |                                   |
| + 1 %         | $8.08\mathrm{V}$ | $203.0 \mathrm{k}\Omega$          |
| + 2 %         | 8.16 V           | 91.7 kΩ                           |
| + 3 %         | 8.24 V           | 54.5 kΩ                           |
| + 4%          | 8.32 V           | 35.9 kΩ                           |
| + 5 %         | 8.40 V           | 24.7 kΩ                           |
| + 6 %         | 8.48 V           | 17.2 kΩ                           |
| + 7%          | 8.56 V           | 11.9 kΩ                           |
| + 8 %         | 8.64 V           | 7.9 kΩ                            |
| + 9 %         | 8.72 V           | 4.8 kΩ                            |
| +10 %         | 8.80 V           | 2.3 kΩ                            |

 $R_1 = Black, R_2 = (Blue)$ 

Table 3-4

| ADJUSTMENT    | RESISTOR VALUES FO                | OR Vo <sub>2</sub> |
|---------------|-----------------------------------|--------------------|
| Adj. Resistor | R <sub>1</sub> /(R <sub>2</sub> ) |                    |
| ±Va(req'd)    |                                   |                    |
| 3.546 V       | $(80.3) \mathrm{k}\Omega$         |                    |
| 3.585 V       | $(92.5) \mathrm{k}\Omega$         |                    |
| 3.625 V       | $(108.0) \mathrm{k}\Omega$        |                    |
| 3.664 V       | $(127.0) \mathrm{k}\Omega$        |                    |
| 3.704 V       | $(153.0) \mathrm{k}\Omega$        |                    |
| 3.743 V       | $(190.0) \mathrm{k}\Omega$        |                    |
| 3.782 V       | $(245.0) \mathrm{k}\Omega$        |                    |
| 3.822 V       | $(336.0) \mathrm{k}\Omega$        |                    |
| 3.861 V       | $(519.0) \mathrm{k}\Omega$        |                    |
| 3.900 V       | $(1.07)M\Omega$                   |                    |
| 3.940 V       |                                   |                    |
| 3.979 V       | 188.0 kΩ                          |                    |
| 4.019 V       | 86.1 kΩ                           |                    |
| 4.058 V       | 52.0 kΩ                           |                    |
| 4.098 V       | 34.9 kΩ                           |                    |
| 4.137 V       | 24.7 kΩ                           |                    |
| 4.176 V       | 17.9 kΩ                           |                    |
| 4.216 V       | 13.0 kΩ                           |                    |
| 4.255 V       | 9.4 kΩ                            |                    |
| 4.295 V       | 6.5 kΩ                            |                    |
| 4.334 V       | 4.3 kΩ                            |                    |

 $R_1 = Black, R_2 = (Blue)$ 

# Using the On/Off Enable Controls on the PT4701 Quad-Output DC/DC Converter

The PT4701 is a quad-output DC/DC converter that is specifically designed for powering DSL line driver ICs. The converter incorporates two output enable controls. EN1 (pin 4) is the *Negative Enable* input, and EN2 (pin 3) is the *Positive Enable* input. Both inputs are electrically referenced to  $-V_{in}$  (pin 2) on the primary or input side of the converter. A pull-up resistor is not required, but may be added if desired. Voltages of up to 70 V can be safely applied to the either of the *Enable* pins.

### **Automatic (UVLO) Power-Up**

Connecting EN1 (pin 4) to  $-V_{in}$  (pin 2) and leaving EN2 (pin 3) open-circuit configures the converter for automatic power up. (See data sheet "Typical Application"). The converter control circuitry incorporates an "Under Voltage Lockout" (UVLO) function, which disables the converter until the minimum specified input voltage is present at  $\pm V_{in}$ . (See data sheet Specifications). The UVLO circuitry ensures a clean transition during power-up and power-down, allowing the converter to tolerate a slow-rising input voltage. For most applications EN1 and EN2, can be configured for automatic power-up.

#### **Positive Output Enable (Negative Inhibit)**

To configure the converter for a positive enable function, connect EN1 (pin 4) to  $-V_{in}$  (pin 2), and apply the system On/Off control signal to EN2 (pin 3). In this configuration, a low-level input voltage ( $-V_{in}$  potential) applied to pin 3 disables the converter outputs. Figure 1 is an example of this configuration.

Figure 1; Positive Enable Configuration



#### **Negative Output Enable (Positive Inhibit)**

To configure the converter for a negative enable function, EN2 (pin 3) is left open circuit, and the system On/Off control signal is applied to EN1 (pin 4). A low-level input voltage (- $V_{in}$  potential) must then be applied to

pin 4 in order to enable the outputs of the converter. An example of this configuration is detailed in Figure 2. Note: The converter will only produce and output voltage if a valid input voltage is applied to  $\pm V_{in}$ .

Figure 2; Negative Enable Configuration



#### On/Off Output Voltage Sequencing

The PT4701 converter power-up characteristics meet the requirements of Texas Instruments' TNETD7112 dual-channel line-interface driver/receiver ICs. All four outputs from the converter are internally sequenced to power up in unison. Figure 3 shows the waveforms from a PT4701 following the application of power. There is a delay of appoximately 25 ms from the application power to the point that the output voltages begin to rise. The converter typically produces a fully regulated output within 75 ms. The waveforms of Figure 3 were measured with loads of approximately 50% on each output, with an input source of 48 VDC.

Figure 3; PT4701 Power-up Sequence







# PACKAGE OPTION ADDENDUM

1-Aug-2011

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-------------------------|--------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
| PT4701C          | OBSOLETE SIP MODULE     | ENP                | 21   |             | TBD                     | Call TI              | Call TI                      |                             |
| PT4701N          | OBSOLETE SIP MODULE     | ENM                | 21   |             | TBD                     | Call TI              | Call TI                      |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

e2e.ti.com

**TI E2E Community Home Page**