## **DS3886A**

DS3886A BTL 9-Bit Latching Data Transceiver



Literature Number: SNOS654C



## **DS3886A**

**OBSOLETE** September 22, 2011

## **BTL 9-Bit Latching Data Transceiver**

#### **General Description**

The DS3886A is a higher speed, lower power, pin compatible version of the DS3886.

The DS3886A is one in a series of transceivers designed specifically for the implementation of high performance Futurebus+ and proprietary bus interfaces. The DS3886A is a BTL 9-Bit Latching Data Transceiver designed to conform to IEEE 1194.1 (Backplane Transceiver Logic—BTL) as specified in the IEEE 896.2 Futurebus+ specification. The DS3886A incorporates an edge-triggered latch in the driver path which can be bypassed during fall-through mode of operation and a transparent latch in the receiver path. Utilization of the DS3886A simplifies the implementation of byte wide address/data with parity lines and also may be used for the Futurebus+ status, tag and command lines.

The DS3886A driver output configuration is an NPN open collector which allows Wired-OR connection on the bus. Each driver output incorporates a Schottky diode in series with it's collector to isolate the transistor output capacitance from the bus, thus reducing the bus loading in the inactive state. The combined output capacitance of the driver output and receiver input is less than 5pF. The driver also has high sink current capability to comply with the bus loading requirements defined within IEEE 1194.1 BTL specification.

Backplane Transceiver Logic (BTL) is a signaling standard that was invented and first introduced by National Semiconductor, then developed by the IEEE to enhance the performance of backplane buses. BTL compatible transceivers feature low output capacitance drivers to minimize bus loading, a 1V nominal signal swing for reduced power consumption and receivers with precision thresholds for maximum noise immunity. The BTL standard eliminates settling time delays that severely limit TTL bus performance, and thus provide significantly higher bus transfer rates. The backplane bus is intended to be operated with termination resistors (selected to match the bus impedance) connected to 2.1V at both ends. The low voltage is typically 1V.

Separate ground pins are provided for each BTL output to minimize induced ground noise during simultaneous switching.

The unique driver circuitry meets the maximum slew rate of 0.5 V/ns which allows controlled rise and fall times to reduce noise coupling to adjacent lines.

The transceiver's high impedance control and driver inputs are fully TTL compatible.

The receiver is a high speed comparator that utilizes a Bandgap reference for precision threshold control, allowing

maximum noise immunity to the BTL 1V signaling level. Separate  $\mathrm{QV}_{\mathrm{CC}}$  and QGND pins are provided to minimize the effects of high current switching noise. The output is TRI-STATE® and fully TTL compatible.

The DS3886A supports live insertion as defined in IEEE 896.2 through the LI (Live Insertion) pin. To implement live insertion the LI pin should be connected to the live insertion power connector. If this function is not supported, the LI pin must be tied to the  $V_{\rm CC}$  pin. The DS3886A also provides glitch free power up/down protection during power sequencing.

The DS3886A has two types of power connections in addition to the LI pin. They are the Logic  $V_{CC}$  ( $V_{CC}$ ) and the Quiet  $V_{CC}$  (QV $_{CC}$ ). There are two Logic  $V_{CC}$  pins on the DS3886A that provide the supply voltage for the logic and control circuitry. Multiple connections are provided to reduce the effects of package inductance and thereby minimize switching noise. As these pins are common to the  $V_{CC}$  bus internal to the device, a voltage delta should never exist between these pins and the voltage difference between  $V_{CC}$  and  $QV_{CC}$  should never exceed ±0.5V because of ESD circuitry.

When CD (Chip Disable) is high, An is in high impedance state and Bn is high. To transmit data (An to Bn) the  $T/\overline{R}$  signal is high.

When RBYP is high, the positive edge triggered flip-flop is in the transparent mode. When RBYP is low, the positive edge of the ACLK signal clocks the data.

addition, the ESD circuitry between the  $V_{\rm CC}$  pins and all other pins except for BTL I/O's and LI pins requires that any voltage on these pins should not exceed the voltage on  $V_{\rm CC}$  +0.5V.

There are three different types of ground pins on the DS3886A; the logic ground (GND), BTL grounds (B0GND–B8GND) and the Bandgap reference ground (QGND). All of these ground reference pins are isolated within the chip to minimize the effects of high current switching transients. For optimum performance the QGND should be returned to the connector through a quiet channel that does not carry transient switching current. The GND and B0GND–B8GND should be connected to the nearest backplane ground pin with the shortest possible path.

Since many different grounding schemes could be implemented and ESD circuitry exists on the DS3886A, it is important to note that any voltage difference between ground pins, QGND, GND or B0GND–B8GND should not exceed ±0.5V including power up/down sequencing.

The DS3886A is offered in the 44-pin PQFP high density package style.

TRI-STATE® is a registered trademark of National Semiconductor Corporation

#### **Features**

- Fast propagation delay (3ns typ)
- 9-BIT BTL Latched Transceiver
- Driver incorporates edge triggered latches
- Receiver incorporates transparent latches
- Meets IEEE 1194.1 Standard on Backplane Transceiver Logic (BTL)
- Supports Live Insertion
- Glitch free Power-up/down protection
- Typically less than 5 pF Bus-port capacitance
- Low Bus-port voltage swing (typically 1V) at 80 mA

- Exceeds 2 KV ESD testing (Human Body Model)
- Open collector Bus-port outputs allows Wired-OR connection
- Controlled rise and fall time to reduce noise coupling to adjacent lines
- TTL compatible Driver and Control inputs
- Built in Bandgap reference with separate QV <sub>CC</sub> and QGND pins for precise receiver thresholds
- Individual Bus-port ground pins
- Product offered in PLCC and PQFP package styles
- Tight skew (0.5 ns typical)

### **Connection Diagram**



Order Number DS3886AVE See NS Package Number VGZ44A

## **Absolute Maximum Ratings** (Note 1, Note

2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage                   | 6.5V   |
|----------------------------------|--------|
| Control Input Voltage            | 6.5V   |
| Driver Input and Receiver Output | 5.5V   |
| Receiver Input Current           | ±15 mA |
| Bus Termination Voltage          | 2.4V   |
| Power Dissipation at 25°C        |        |
| PQFP (VGZ44A)                    | 1.3W   |

Derate PQFP Package (VGZ44A) 11.1 mW/°C Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering, 4 sec.) 260°C

# Recommended Operating Conditions

|                                           | Min  | Max  | Units |  |
|-------------------------------------------|------|------|-------|--|
| Supply Voltage (V <sub>CC</sub> )         | 4.5  | 5.5  | V     |  |
| Bus Termination Voltage (V <sub>T</sub> ) | 2.06 | 2.14 | V     |  |
| Operating Free Air Temperature            | 0    | 70   | °C    |  |

## DC Electrical Characteristics (Note 3, Note 4)

 $T_A = 0^\circ$  to +70°C,  $V_{CC} = 5V \pm 10\%$ 

| Symbol           |                                        | Conditions                                                                      | Min  | Тур  | Max  | Units       |
|------------------|----------------------------------------|---------------------------------------------------------------------------------|------|------|------|-------------|
| DRIVER           | AND CONTROL INPUT (CD, T/R, An, AC     | CLK, LE and RBYP)                                                               | 7    |      |      |             |
| $V_{IH}$         | Minimum Input High Voltage             |                                                                                 | 2.0  |      |      | V           |
| $V_{IL}$         | Maximum Input Low Voltage              |                                                                                 |      |      | 0.8  | V           |
| I <sub>I</sub>   | Input Leakage Current                  | $V_{IN} = V_{CC} = 5.5V$                                                        |      |      | 250  | μΑ          |
| I <sub>IH</sub>  | Input High Current                     | $V_{IN} = 2.4V$ , $An = CD = 0.5V$ , $T/\overline{R} = 2.4V$                    |      |      | 40   | μΑ          |
| I <sub>IL</sub>  | Input Low Current                      | $V_{IN} = 0.5V$ , $An = CD = 0.5V$ , $T/R = 2.4V$                               |      |      | -10  | μΑ          |
| I <sub>IL</sub>  | Input Low Current                      | An Port, An = 0.5V, CD = 0.5V                                                   |      |      | -100 | μΑ          |
|                  |                                        | T/R = 2.4V, RBYp = 2.4V                                                         |      |      |      |             |
| V <sub>CL</sub>  | Input Diode Clamp Voltage              | $I_{CLAMP} = -12 \text{ mA}$                                                    |      |      | -1.2 | V           |
| DRIVER           | OUTPUT/RECEIVER INPUT (Bn)             |                                                                                 | •    | •    |      |             |
| $V_{OLB}$        | Output Low Bus Voltage                 | $An = T/\overline{R} = 2.4 \text{V}, CD = 0.5 \text{V}, I_{OL} = 80 \text{ mA}$ | 0.75 | 1.0  | 1.1  | V           |
|                  | (Note 4)                               |                                                                                 |      |      |      |             |
| $I_{OFF}$        | Output Off Low Current                 | An = $0.5V$ , $T/R = 2.4V$ , Bn = $0.75V$ , CD = $0.5V$                         |      |      | -200 | μΑ          |
|                  | Output Off High Current                | $An = 0.5V$ , $T/\overline{R} = 2.4V$ , $Bn = 2.1V$ , $CD = 0.5V$               |      |      | 200  | μΑ          |
|                  | Output Off Low Current-Chip Disabled   | $An = 0.5V$ , $T/\overline{R} = CD = 2.4V$ , $Bn = 0.75V$                       |      |      | -50  | μΑ          |
|                  | Output Off High Current-Chip Disabled  | An = $0.5V$ , $T/\overline{R}$ = CD = $2.4V$ , Bn = $2.1V$                      |      |      | 50   | μΑ          |
| V <sub>TH</sub>  | Receiver Input Threshold               | $T/\overline{R} = CD = 0.5V$                                                    | 1.47 | 1.55 | 1.62 | V           |
| V <sub>CLP</sub> | Positive Clamp Voltage                 | V <sub>CC</sub> = Max or 0V, Bn = 1 mA                                          | 2.4  | 3.4  | 4.5  | V           |
|                  |                                        | V <sub>CC</sub> = Max or 0V, Bn = 10 mA                                         | 2.9  | 3.9  | 5.0  | V           |
| V <sub>CLN</sub> | Negative Clamp Voltage                 | I <sub>CLAMP</sub> = -12 mA                                                     |      |      | -1.2 | V           |
| RECEIVE          | ER OUTPUT (An)                         |                                                                                 | •    | •    | •    | •           |
| V <sub>OH</sub>  | Voltage Output High                    | Bn = 1.1V, $I_{OH} = -2mA$ , $T/\overline{R} = CD = 0.5V$                       | 2.4  | 3.2  |      | V           |
| V <sub>OL</sub>  | Voltage Output Low                     | $T/\overline{R} = CD = 0.5V$ , Bn = 2.1V, $I_{OL} = 24$ mA                      |      | 0.35 | 0.5  | V           |
|                  |                                        | $T/\overline{R} = CD = 0.5V$ , Bn = 2.1V, $I_{OL} = 8$ mA                       |      | 0.30 | 0.4  | V           |
| l <sub>oz</sub>  | TRI-STATE Leakage Current              | $V_{IN} = 2.4V$ , $CD = 2.4V$ , $T/\overline{R} = 0.5V$ ,                       |      |      | 10   | μΑ          |
|                  |                                        | Bn = 0.75V                                                                      |      |      |      |             |
|                  |                                        | $V_{IN} = 0.5V$ , $CD = 2.4V$ , $T/\overline{R} = 0.5V$ ,                       |      |      | -10  | μΑ          |
|                  |                                        | Bn = 0.75V                                                                      |      |      |      |             |
| l <sub>os</sub>  | Output Short Circuit Current           | Bn = 1.1V, $T/\overline{R}$ = CD = 0.5V ( <i>Note 3</i> )                       | -40  | -70  | -100 | mA          |
|                  | CURRENT                                | 1 =                                                                             |      |      |      |             |
| I <sub>CCT</sub> | I <sub>CCT</sub> —Power Supply Current | $T/\overline{R}$ = All An = 3.4V, CD = 0.5V                                     |      | _    | _    |             |
|                  | for a TTL High Input                   | ACLK = LE = RBYP = 3.4V                                                         |      | 55   | 62   | mA          |
|                  | $(V_{IN} = V_{CC} - 2.1V)$             | 75 0 5 V AUD 0 4 V 1 5 0 5 0 5 1 1                                              | +    |      |      | <del></del> |
|                  | Supply Current: Sum of V CC,           | $T/\overline{R} = 0.5V$ , All Bn = 2.1V, LE = CD = 0.5V                         |      | 45   | 53   | mA          |
|                  | QV <sub>CC</sub> and LI                | ACLK = RBYP = 3.4V                                                              |      |      |      |             |

| Symbol | Parameter              | Conditions                               | Min | Тур | Max | Units |
|--------|------------------------|------------------------------------------|-----|-----|-----|-------|
| ILI    | Live Insertion Current | $T/\overline{R} = An = CD = ACLK = 0.5V$ |     | 1.5 | 2.2 | mA    |
|        |                        | $T/\overline{R}$ = All An = RBYB = 2.4V, |     | 3   | 4.5 | mA    |
|        |                        | CD = ACLK = 0.5V                         |     |     |     |       |

**Note 1:** "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: All input and/or output pins shall not exceed  $V_{CC}$  plus 0.5V and shall not exceed the absolute maximum rating at anytime, including power-up and power down. This prevents the ESD structure from being damaged due to excessive currents flowing from the input and/or output pins to  $QV_{CC}$ . There is a diode between each input and/or output to  $V_{CC}$  which is forward biased when incorrect sequencing is applied. Alternatively, a current limiting resistor can be used when pulling-up the inputs to prevent damage. The current into any input/output pin shall be no greater than 50 mA. Exception, LI and Bn pins do not have power sequencing requirements with respect to  $V_{CC}$  and  $QV_{CC}$ . Furthermore, the difference between  $V_{CC}$  and  $QV_{CC}$  should never be greater than 0.5V at any time including power-up.

Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified. All typical values are specified under these conditions:  $V_{CC} = 5V$  and  $T_A = 25$ °C, unless otherwise stated.

Note 4: Only one output should be shorted at a time, and duration of the short should not exceed one second.

Note 5: Referenced to appropriate signal ground. Do not exceed maximum power dissipation of package.

#### **AC Electrical Characteristics** (Note 5)

 $T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = 5V \pm 10\%$ 

| Symbol            | Par                 | ameter            | Conditions                                                    | Min | Тур  | Max | Units |
|-------------------|---------------------|-------------------|---------------------------------------------------------------|-----|------|-----|-------|
| DRIVER            | •                   |                   |                                                               |     |      | •   |       |
| t <sub>PHL</sub>  | An to Bn            | Propagation Delay | $CD = 0V$ , $T/\overline{R} = RBYP = 3V$                      | 1   | 3    | 5   | ns    |
| t <sub>PLH</sub>  | Fall-through mode   |                   | (Figure 1 and Figure 2)                                       | 1.5 | 3    | 5   | ns    |
| t <sub>PHL</sub>  | ACLK to Bn          | Propagation Delay | $CD = RBYP = 0V, T/\overline{R} = 3V$                         | 1.7 | 4    | 6.5 | ns    |
| t <sub>PLH</sub>  | Latch mode          |                   | (Figure 1 and Figure 4)                                       | 2   | 4    | 6.5 | ns    |
| t <sub>PHL</sub>  | CD to Bn            | Enable Time       | $T/\overline{R} = 3V$ , An = 3V                               | 3   | 5    | 9   | ns    |
| t <sub>PLH</sub>  | ]                   | Disable Time      | (Figure 1 and Figure 3)                                       | 2.5 | 5    | 6.7 | ns    |
| t <sub>PHL</sub>  | T/R to Bn           | Enable Time       | CD = 0V (Figure 10 and Figure 11),<br>RBYP = 3V               | 9   | 13   | 18  | ns    |
| t <sub>PLH</sub>  |                     | Disable Time      | CD = 0V (Figure 10 and Figure 11),<br>RBYP = 3V               | 2   | 5    | 8   | ns    |
| t <sub>r</sub>    | Transition Time-Ris | se/Fall           | CD = RBYP = 0V, T/R = 3V<br>(Figure 1 and Figure 3) (Note 10) | 1   | 2    | 3.5 | ns    |
| t <sub>f</sub>    | 20% to 80%          |                   |                                                               | 1   | 2    | 4   |       |
| SR                | Slew Rate is calcul | ated from         | $CD = RBYP = 0V, T/\overline{R} = 3V$                         |     | 0.85 | 0.5 | V/ns  |
|                   | 1.3V to 1.8V        |                   | (Figure 1 and Figure 2) (Note 10)                             |     |      |     |       |
| t <sub>skew</sub> | ACLK to Bn          | Same Package      | (Note 7)                                                      |     | 0.8  | 3   | ns    |
|                   | An to Bn            | Same Package      | (Note 7)                                                      |     | 0.8  | 3   | ns    |
| DRIVER 1          | TIMING REQUIREM     | ENTS (Figure 4)   |                                                               |     |      |     |       |
| t <sub>S</sub>    | An to ACLK          | Set-up Time       | $CD = RBYP = 0V, T/\overline{R} = 3V$                         | 3   |      |     | ns    |
| t <sub>H</sub>    | ACLK to An          | Hold Time         | $CD = RBYP = 0V, T/\overline{R} = 3V$                         | 1   |      |     | ns    |
| t <sub>pw</sub>   | ACLK Pulse Width    |                   | $CD = RBYP = 0V, T/\overline{R} = 3V$                         | 3   |      |     | ns    |
| RECEIVE           | R                   |                   |                                                               |     |      |     |       |
| t <sub>PHL</sub>  | Bn to An            | Propagation Delay | $CD = T/\overline{R} = 0V$ , $LE = 3V$                        | 3   | 4.5  | 6   | ns    |
| t <sub>PLH</sub>  | Bypass Mode         |                   | (Figure 5 and Figure 6)                                       | 3   | 4.5  | 7.0 | ns    |
| t <sub>PHL</sub>  | LE to An            | Propagation Delay | $CD = T/\overline{R} = 0V$                                    | 3.5 | 5.5  | 10  | ns    |
| t <sub>PLH</sub>  | Latch Mode          |                   | (Figure 5 and Figure 7)                                       | 4.5 | 5.5  | 8.8 | ns    |
| t <sub>PLZ</sub>  | CD to An            | Disable Time      | LE = 3.0V                                                     | 3   | 5    | 10  | ns    |
| t <sub>PZL</sub>  |                     | Enable Time       | Bn = 2.1V, $T/\overline{R} = 0V$<br>(Figure 8 and Figure 9)   | 2.5 | 6    | 8   | ns    |
| t <sub>PHZ</sub>  | ]                   | Disable Time      | LE = 3.0V                                                     | 4   | 6    | 8.5 | ns    |
| t <sub>PZH</sub>  | 1                   | Enable Time       | Bn = 1.1V, $T/\overline{R} = 0V$<br>(Figure 8 and Figure 9)   | 2.5 | 5    | 8.5 | ns    |

| Symbol                | Pa                | rameter            | Conditions                                    | Min | Тур | Max | Units |
|-----------------------|-------------------|--------------------|-----------------------------------------------|-----|-----|-----|-------|
| t <sub>PLZ</sub>      | T/R to An         | Disable Time       | LE = 3.0V, Bn = 2.1V                          | 3   | 7.5 | 12  | ns    |
| t <sub>PZL</sub>      | ]                 | Enable Time        | CD = 0V (Figure 10 and Figure 11)             | 5   | 9.5 | 15  | ns    |
| t <sub>PHZ</sub>      | ]                 | Disable Time       | LE = 3.0V                                     | 3   | 6   | 9   | ns    |
| t <sub>PZH</sub>      |                   | Enable Time        | Bn = 1.1V, CD = 0V<br>(Figure 8 and Figure 9) | 3   | 6   | 9   | ns    |
| t <sub>skew</sub>     | LE to An          | Same Package       | (Note 7)                                      |     | 0.5 | 3   | ns    |
|                       | Bn to An          | Same Package       | (Note 7)                                      |     | 0.5 | 2.5 | ns    |
| RECEIVE               | R TIMING REQUIF   | REMENTS (Figure 7) |                                               |     |     |     |       |
| t <sub>S</sub>        | Bn to LE          | Set-up Time        | $CD = T/\overline{R} = 0V$                    | 3   |     |     | ns    |
| t <sub>H</sub>        | LE to Bn          | Hold Time          | $CD = T/\overline{R} = 0V$                    | 1   |     |     | ns    |
| t <sub>pw</sub>       | LE Pulse Width    |                    | $CD = T/\overline{R} = 0V$                    | 5   |     |     | ns    |
| PARAMETERS NOT TESTED |                   |                    |                                               |     |     |     |       |
| C <sub>output</sub>   | Capacitance at Br | 1                  | (Note 8)                                      |     | 5   |     | pF    |
| t <sub>NR</sub>       | Noise Rejection   |                    | (Note 9)                                      |     | 1   |     | ns    |

Note 6: Input waveforms shall have a rise and fall time of 3 ns.

Note 7: t<sub>skew</sub> is an absolute value defined as differences seen in propagation delay between drivers in the same package with identical load conditions.

Note 8: The parameter is tested using TDR techniques described in P1194.0 BTL Backplane Design Guide

Note 9: This parameter is tested during device characterization. The measurements revealed that the part will typically reject 1 ns pulse width.

Note 10: Futurebus+ transceivers are required to limit bus signal rise and fall times to no faster than 0.5 V/ns, measured between 1.3V and 1.8V (approximately 20% to 80% of nominal voltage swing). The rise and fall times are measured with a transceiver loading equivalent to 12.5Ω tied to +2.1 V <sub>DC</sub>.

## **Pin Description**

| Pin Name         | Number of | Input/ | Description                                                                                                    |  |  |
|------------------|-----------|--------|----------------------------------------------------------------------------------------------------------------|--|--|
|                  | Pins      | Output |                                                                                                                |  |  |
| A0-A8            | 9         | I/O    | TTL TRI-STATE receiver output and driver input                                                                 |  |  |
| ACLK             | 1         | I      | Clock input for latch                                                                                          |  |  |
| B0-B8            | 9         | I/O    | BTL receiver input and driver output                                                                           |  |  |
| B0GND-B8GND      | 9         | NA     | Driver output ground reduces ground bounce due to high current switching of driver outputs. ( <i>Note 11</i> ) |  |  |
| CD               | 1         | I      | Chip Disable                                                                                                   |  |  |
| GND              | 2         | NA     | Ground reference for switching circuits.(Note 10)                                                              |  |  |
| LE               | 1         | 10     | Latch Enable                                                                                                   |  |  |
| LI               | 1         | NA     | Power supply for live insertion. Boards that require live insertion should connect LI to                       |  |  |
|                  |           |        | the live insertion pin on the connector. (Note 12)                                                             |  |  |
| NC               | 5         | NA     | No Connect                                                                                                     |  |  |
| QGND             | 1         | NA     | Ground reference for receiver input bandgap reference and non-switching circuits.                              |  |  |
|                  |           |        | (Note 11)                                                                                                      |  |  |
| QV <sub>CC</sub> | 1         | NA     | V <sub>CC</sub> supply for bandgap reference and non-switching circuits. ( <i>Note 12</i> )                    |  |  |
| RBYP             | 1         | I      | Register bypass enable                                                                                         |  |  |
| T/R              | 1         | Ī      | Transmit/Receive — Transmit (An to Bn) Receive (Bn to An)                                                      |  |  |
| V <sub>CC</sub>  | 2         | NA     | V <sub>CC</sub> supply for switching circuits. ( <i>Note 12</i> )                                              |  |  |

Note 11: The multiplicity of grounds reduces the effective inductance of bonding wires and leads, which then reduces the noise caused by transients on the ground path. The various ground pins can be tied together provided that the external ground has low iductance (i.e., ground plane with power pins and many signal pins connected to the backplane ground). If the external ground floats considerably during transients, precautionary steps should be taken to prevent QGND from moving with reference to the backplane ground. The receiver threshold should have the same ground reference as the signal coming from the backplane. A voltage offset between their grounds will degrade the noise margin.

Note 12: The same considerations for ground are used for V  $_{CC}$  in reducing lead inductance (see (Note 10) ).  $QV_{CC}$  and  $V_{CC}$  should be tied together externally. If live insertion is not supported, the LI pin can be tied together with  $QV_{CC}$  and  $V_{CC}$ .

#### **Truth Table**

| CD | T/R | LE | RBYP | ACK | An              | Bn              |
|----|-----|----|------|-----|-----------------|-----------------|
| Н  | Х   | Χ  | Х    | Х   | Z               | Η               |
| L  | Н   | Χ  | Н    | Х   | L               | Н               |
| L  | Н   | Χ  | Н    | Х   | Н               | L               |
| L  | Н   | Χ  | L    | Χ   | Χ               | Bn <sub>o</sub> |
| L  | Н   | Χ  | L    | L-H | Н               | L               |
| L  | Н   | Χ  | L    | L-H | L               | Н               |
| L  | L   | Н  | Х    | Х   | Н               | L               |
| L  | L   | Н  | Х    | Х   | L               | Η               |
| L  | L   | L  | Х    | Х   | An <sub>0</sub> | Χ               |

X = High or low logic state

Z = High impedance state

L = Low state

H = High state

L-H = Low to high transition

 $An_0 = no change from previous state$ 

 $Bn_0 = no change from previous state$ 

BTL = high and low state are nominally 2.1V and 1.0V, respectively. TTL = high and low state are nominally 2.4V and 0.5V, respectively.

## **Package Thermal Characteristics**

| Linear Feet per | θ <sub>JA</sub> (°C/W) |
|-----------------|------------------------|
| Minute Air      | 44-Pin                 |
| Flow (LFPM)     | PQFP                   |
| 0               | 82                     |
| 225             | 68                     |
| 500             | 60                     |
| 900             | 53                     |

Note 13: The above values are typical values and are different from the Absolute Maximum Rating values, which include guardbands.

# **Logic Diagram**



# **Test Circuits and Timing Waveforms**



FIGURE 1. Driver Propagation Delay Set-up



FIGURE 2. Driver: An to Bn, CD to An



FIGURE 3. Driver: CD to Bn



FIGURE 4. Driver: ACLK to Bn,  $t_{\rm S}$ ,  $t_{\rm H}$ ,  $t_{\rm PW}$ 



**Switch Position** 

|    | t <sub>PLH</sub> | t <sub>PHL</sub> |
|----|------------------|------------------|
| S1 | open             | close            |

FIGURE 5. Receiver Propagation Delay Set-up



FIGURE 6. Receiver: Bn to An



FIGURE 7. Receiver Enable/Disable Set-up



**Switch Position** 

|    | t <sub>PZL</sub> | t <sub>PZH</sub> |
|----|------------------|------------------|
|    | t <sub>PLZ</sub> | t <sub>PHZ</sub> |
| S1 | close            | open             |
| S2 | open             | close            |

FIGURE 8. Receiver: Enable/Disable Set-up



FIGURE 9. Receiver: CD to An,  $T/\overline{R}$  to An  $(t_{PHZ}$  and  $t_{PZH}$  only)



FIGURE 10. T/R to An, T/R to Bn

1145814



FIGURE 11. T/ $\overline{R}$  to Bn (t<sub>PHL</sub>and t <sub>PLH</sub> only), T/ $\overline{R}$  to An (t<sub>PZL</sub>and t <sub>PLZ</sub> only)

# Physical Dimensions inches (millimeters) unless otherwise noted



44-Lead Plastic Quad Flatpak Order Number DS3886AVE NS Package Number VGZ44A





### Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www national com

| Pr                             | oducts                       | Desig                           | n Support                      |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS, PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS. NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2011 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor **Americas Technical** Support Center Email: support@nsc.com ww.national.com Tel: 1-800-272-9959

National Semiconductor Europe **Technical Support Center** Email: europe.support@nsc.com

National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan **Technical Support Center** Email: ipn.feedback@nsc.com

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products | Applications |
|----------|--------------|
|----------|--------------|

Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security

Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID <u>www.ti-rfid.com</u>
OMAP Mobile Processors www.ti.com/omap

Wireless Connectivity www.ti.com/wirelessconnectivity

TI E2E Community Home Page e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated