# SI-7510 5-Phase New Pentagon Stepper Motor Pre-Driver IC #### Introduction The SI-7510 is a pre-driver IC for driving 5-phase stepper motors wound in the New Pentagon configuration (driver circuit design patented by Oriental Motor Co., Ltd.). Direct external control of motor driving functions are synchronized by the built-in sequencer to an applied clock input (CL) signal. The SI-7510 drive is implemented with a user-configurable output stage consisting of dual N-channel power MOSFETs. This results in lower thermal resistance and greater efficiency. #### **Features and Benefits** - Main supply voltage, V<sub>CC</sub>1: 10 to 42 V - Logic supply voltage, V<sub>CC</sub>2: 3 to 5.5 V - External forward and backward motor rotation control via CW/CCW input - External selection of 4-phase (full step) and 4-5-phase (half step) driving via F/H pin - Output enable/disable control via Enable pin (internal sequencer function remains active during Disable state, monitoring the clock input (CL) for automatic sequencing) - Built-in charge pump circuit for driving external high-side N-channel MOSFETs of all output phases - Self-excitation constant current control set by external R-C circuit time constant on RC input - Maximum output current set by the SI-7510 and the combined rating of the dual external MOSFET array as follows: | Output Current I <sub>O</sub> (max) | Recommended MOSFET Array | Manufacturer | |-------------------------------------|--------------------------|--------------| | 6 A | SLA5073 and SLA5074 | Sanken | | 7 A | SLA5065 and SLA5068 | Sanken | Not to scale Figure 1. SI-7510 package is a 30-pin, fully molded DIP, with a 1.778 mm pin pitch. #### **Table of Contents** | Ir | ntroduction | 1 | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------| | F | eatures and Benefits | 1 | | | Epecifications Functional Block Diagram Pin Assignment Table Package Outline Drawing and Branding Absolute Maximum Ratings Recommended Operating Conditions Electrical Characteristics Load Supply Derating Logic Truth Table Typical Connection Input and Output Timing Chart Input Switching Timing Motor Coil Excitation Sequence | 3<br>3<br>3<br>4<br>5<br>5<br>6<br>7<br>7<br>8<br>9<br>9 | | | Functional Description Reset Control Calculating Motor Current Power-Down (Hold) Method Output Chopping Power Dissipation | 11<br>11<br>11<br>11<br>12<br>13 | | F | Precautions for Use | 15 | | Aot Re | Output Chopping Power Dissipation Precautions for Use | | ### **Functional Block Diagram** # **Pin Assignment and Function Table** | Pin<br>Number | Symbol | Function | Pin<br>Number | Symbol | Function | |---------------|-------------------|------------------------------------------------------------------------------------------|---------------|----------|-------------------------------------------------| | Nullibel | Syllibol | | Number | Syllibol | FullCuon | | 1 | MC1 | Capacitor connection terminal for charge pump (connect externally to MC2) | 16 | OLE | Low-side MOSFET gate connection pin, phase E | | 2 | MC3 | Capacitor connection terminal for charge pump (connect externally to GND) | 17 | OLD | Low-side MOSFET gate connection pin, phase D | | 3 | MC2 | Capacitor connection terminal for charge pump (connect externally to MC1) | 18 | OLC | Low-side MOSFET gate connection pin, phase C | | 4 | V <sub>CC</sub> 1 | Main supply voltage input | 19 | OLB | Low-side MOSFET gate connection pin, phase B | | 5 | Enable | Output enable/disable logic input; set low to disable output | 20 | OLA | Low-side MOSFET gate connection pin, phase A | | 6 | V <sub>CC</sub> 2 | Logic supply voltage input | 21 | OHSE | High-side MOSFET source connection pin, phase E | | 7 | MO | Monitor to detect motor position | 22 | OHGE | High-side MOSFET gate connection pin, phase E | | 8 | CL | Clock logic input; internal sequencer updates on positive edge | 23 | OHSD | High-side MOSFET source connection pin, phase D | | 9 | F/H | 4-phase (full step)/4–5-phase (half-step) switching logic input; set low for full step | 24 | OHG | High-side MOSFET gate connection pin, phase D | | 10 | CW/CCW | Forward (CW)/backward (CCW) rotation logic input; set low for forward rotation | 25 | OHSC | High-side MOSFET source connection pin, phase C | | 11 | Reset | Reset logic input; set high to reset | 26 | OHGC | High-side MOSFET gate connection pin, phase C | | 12 | RC | R-C network connection terminal for chopping off-time setting and blanking time setting. | 27 | OHSB | High-side MOSFET source connection pin, phase B | | 13 | Ref | Reference voltage input terminal for motor current setting | 28 | OHGB | High-side MOSFET gate connection pin, phase B | | 14 | Sense | Sense motor current | 29 | OHSA | High-side MOSFET source connection pin, phase A | | 15 | Gnd | Ground terminal | 30 | OHGA | High-side MOSFET gate connection pin, phase A | 3 # **Package Outline Drawing** Dimensions in mm (Inch dimensions in parentheses, for reference only) # **Package Branding** | h | Column | Parameter | Description | | | | | | | | | | | | | |---|--------|--------------|----------------------------|---|---|---|----|------|---|---|---|---|----|----|----| | | (1) | Year Code* | de* The last digit of year | | | | | | | | | | | | | | | | | Month | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | | (2) | Month Code* | Alphabet | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 0 | N | D | | | (3) | Control Code | | | | | 1~ | 9, 0 | | | | | | | | | | (4) | Control Code | 1∼9, 0 | | | | | | | | | | | | | <sup>\*</sup>Year and month are based on when the branding is made. # Absolute Maximum Ratings valid at T<sub>A</sub> = 25°C, unless otherwise noted | Characteristic | Symbol | Notes | Rating | Unit | |-------------------------------|--------------------|-------|--------------------------|------| | Main Supply Voltage | V <sub>CC1</sub> | | 44 | V | | Logic Supply Voltage | V <sub>CC2</sub> | | 7 | V | | Logic Input Voltage | V <sub>IN</sub> | | -0.3 to V <sub>CC2</sub> | V | | REF Input Voltage | V <sub>REF</sub> | | -0.3 to V <sub>CC2</sub> | V | | Sense Input Voltage | V <sub>SENSE</sub> | | 2 | V | | Charge Pump Output Voltage | V <sub>MC3</sub> | | 48 | V | | Power Dissipation | P <sub>D</sub> | | 1.6 | W | | Operating Ambient Temperature | T <sub>A</sub> | | -10 to 80 | °C | | Storage Temperature | T <sub>STG</sub> | | -20 to 150 | °C | | Junction Temperature | TJ | | 150 | °C | ### **Recommended Operating Conditions** | Junction Temperature | $T_J$ | | 1: | 50 | °C | |---------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | Recommended Operating Con | ditions | aed for Sen | | | | | Characteristic | Symbol | Conditions | Min. | Max. | Unit | | Main Supply Voltage | V <sub>CC1</sub> | Insert a 5 V Zener diode between $V_{\text{CC1}}$ and $V_{\text{MC3}}$ when using the device with a $V_{\text{CC1}}$ of 35 V or more | 10 | 42 | V | | Logic Supply Voltage | V <sub>CC2</sub> | | 3 | 5.5 | V | | REF Input Voltage | V <sub>REF</sub> | | 0.1 | 1 | V | | Hote | | | | | | # **ELECTRICAL CHARACTERISTICS** valid at $T_A = 25^{\circ}C$ , $V_{CC}1 = 24$ V, $V_{CC}2 = 5$ V; unless otherwise noted | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------|--------------------|------------------------------------------------|------|----------------------|------|------| | Main Supply Current | I <sub>CC1</sub> | | _ | _ | 25 | mA | | Logic Supply Current | I <sub>CC2</sub> | | _ | _ | 10 | mA | | Lacia Innut Valtana | V <sub>IL</sub> | V <sub>CC2</sub> = 5 V | _ | _ | 1.25 | V | | Logic Input Voltage | V <sub>IH</sub> | V <sub>CC2</sub> = 5 V | 3.75 | _ | _ | V | | Logic Input Current | I <sub>IL</sub> | V <sub>IL</sub> = 0 V | -20 | _ | 20 | μΑ | | Logic Input Current | I <sub>IH</sub> | V <sub>IH</sub> = 5.5 V | -20 | - | 20 | μΑ | | Enable Pin Input Current | I <sub>ENA</sub> | V <sub>ENA</sub> = 0 V | -100 | -< | 20 | μΑ | | Ref Pin Input Current | I <sub>REF</sub> | I <sub>ENA</sub> = 0 to 5.5 V | -20 | . 9 . | 20 | μΑ | | Sense Pin Voltage | V <sub>SENSE</sub> | V <sub>REF</sub> = 1 V | - ( | 1 | _ | V | | Sense Pin Current | I <sub>SENSE</sub> | V <sub>SENSE</sub> at 0 V and at 2 V | -20 | ٧ - | 20 | μΑ | | MO Dia Outrot Valtage | $V_{MOL}$ | I <sub>MOL</sub> = 1 mA | (-) | _ | 1 | V | | MO Pin Output Voltage | V <sub>MOH</sub> | I <sub>MOH</sub> = -1 mA | 4 | _ | _ | V | | DC Din Throphold Voltage | V <sub>RCL</sub> | | _ | 0.5 | _ | V | | RC Pin Threshold Voltage | V <sub>RCH</sub> | 18 | _ | 1.5 | _ | V | | RC Pin Outflow Current | I <sub>RC</sub> | V <sub>RC</sub> = 0 V | _ | 300 | _ | μΑ | | Charge Pump Output Voltage | V <sub>MC3</sub> | No external Zener diode | _ | V <sub>CC1</sub> + 9 | _ | V | | High-Side Output Voltage (Between | V <sub>HGSL</sub> | No external Zener diode | _ | _ | 1 | V | | gate sources) | V <sub>HGSH</sub> | No external Zerier diode | _ | 8.5 | _ | V | | | $V_{LGL}$ | | _ | _ | 1 | V | | Low-Side Output Voltage | $V_{LGH}$ | | _ | 7.5 | _ | V | | Maximum Clock Frequency | f <sub>CK</sub> | | 100 | _ | _ | kHz | | Minimum Input Clock Pulse Width | t <sub>CON</sub> | (On, high portion of pulse) | 1 | _ | _ | μs | | Power-On Reset Time | t <sub>PW</sub> | (2) | _ | 1.5 | _ | μs | | Output Delay Time | t <sub>IO</sub> | | _ | 2 | _ | μs | | CW/CCW and F/H Pins Input Data<br>Setup Time | t <sub>ICS</sub> | Measured from rising edge of input clock pulse | 500 | _ | _ | ns | | CW/CCW and F/H Pins Input Data<br>Hold Time | t <sub>ICH</sub> | Measured from rising edge of input clock pulse | 500 | - | _ | ns | # **Load Supply Derating** #### Logic Input Truth Table<sup>1</sup> Each function listed below operates independently of the CL input signal | Pin Name (Number) | Function | Low Level | High Level | | | |-------------------|----------------------------|----------------------|--------------------------|--|--| | CL (8) | Clock input | (Positiv | e edge) | | | | Enable (5) | Output control | Disable <sup>2</sup> | Enable | | | | F/H (9) | Stepping mode control | Full step | Half step | | | | CW/CCW (10) | Rotation direction control | Forward (CW) | Backward (CCW) | | | | Reset (11) | Asynchronous Reset input | Normal operation | Logic reset <sup>3</sup> | | | <sup>&</sup>lt;sup>1</sup>At each CL input positive edge, the internal sequencer automatically responds to current state of logic pins. <sup>&</sup>lt;sup>2</sup>Internal sequencer responds to CL input during both Disable and Enable states of Enable pin. # Input and Output Timing Chart and Motor Coil Excitation Sequence 19 တ 9 ω ω 17 S 16 15 2 4 CCW 13 12 7 0 (Reset) 0 (Reset) 9 4-5-Phase Half Step Excitation Mode Motor Coil Excitation Sequence # **Typical Connection** External Component Typical Values (for reference use only): | ( | | | | |-----------|------------------|-----------|----------------| | Component | Value | Component | Value | | R1 | 510 Ω | C1 | 2200 pF | | R2 | 100 Ω (varistor) | C2, C4 | 0.01 μF | | R3 | 20 kΩ | C3 | 0.1 μF | | Rs | 0.33 Ω, 1 to 2 W | Ct | 420 to 1100 pF | | Rt | 15 to 75 kΩ | | | - $\bullet$ Take precautions to avoid noise on the $V_{\text{CC}}$ lines; noise levels greater than 0.5 V on a $V_{\text{CC}}$ line may cause device malfunction, so be careful when laying out the traces. - Calculation of I<sub>O</sub>: $$_{0} = V_{RS} / R_{S}$$ $I_{O}$ = $V_{RS}$ / $R_{S}$ $I_{OM}$ = $I_{O}$ / 2, where $I_{OM}$ is the motor coil current $\bullet \ \text{Calculation of} \ t_{\text{OFF}} :$ $$t_{OFF}$$ = 1.1 × $R_t$ × $C_t$ # **Functional Description** #### **Reset Control** Reset is non-synchronous reset function. Figure 2 shows the motor current path after the internal sequencer resets the device logic. #### **Calculating Motor Current** The calculation for setting motor current, $I_{OM}$ , for the SI-7510 is determined by the ratios of the external components R1 and R2, and the current sense resistor, $R_S$ . The SI-7510 controls the total set current, $I_O$ , and the relationship between $I_O$ and $I_{OM}$ is as follows: $$I_{\rm O} = 2 \times I_{\rm OM} \tag{1}$$ The current sense voltage, $V_{SENSE}$ , is generated by $I_O$ flowing into the current sense resistor, $R_S$ . The ratio of $V_{REF}$ to $V_{SENSE}$ is 1:1, so $I_O$ can be calculated as follows (refer to figure 3): $$I_{\rm O} = V_{\rm REF} / R_{\rm S} \tag{2}$$ where V<sub>REF</sub> is calculated as: $$V_{\text{REF}} = V_{\text{CC2}} \times R_2 / (R_1 + R_2)$$ (3) #### Power-Down (Hold) Method If the motor torque is to be reduced to enter a motor-hold mode, an external circuit consisting of a resistor, $R_{\rm X}$ , and a transistor, Q1, should be added, as shown in figure 3. For the current, $I_{\rm OPD}$ , required to hold a given torque, the values for the external components can be calculated as follows: $$I_{\text{OPD}} = \frac{1}{1 + \frac{R_1 (R_2 + R_X)}{R_2 \times R_X}} \times \frac{V_{\text{CC2}}}{R_{\text{S}}}$$ (4) In the above equation, the saturation voltage of the transistor is not taken into consideration. Figure 2. Motor current path after logic reset Figure 3. Motor current setting circuit #### **Output Chopping** The operating output and feedback pins waveforms during chopping are shown in figure 4, and the current paths during chopping are shown in figure 5. **Chopping Off Time** This product controls output chopping off-time. Chopping off-time is determined by the time constant of the external $R_t$ - $C_t$ circuit connected to the RC terminal. The off-time is the duration for the RC terminal voltage to decrease from approximately 1.5 V to 0.5 V. The chopping off-time can be calculated as: $$t_{\rm OFF} \approx 1.1 \times R_{\rm t} \times C_{\rm t}$$ (5) where $R_t$ is 15 to 75 k $\Omega$ , $C_t$ is 420 to 1100 pF (recommended value). **Blanking Time** The $R_t$ - $C_t$ circuit time constant is also related to the blanking time, $t_{BRK}$ . Blanking time prevents malfunction due to ringing noise which occurs after chopping transitions from off to on. Blanking time is the duration for the RC terminal voltage to increase from approximately 0.5 V to 1.5 V. When the RC terminal voltage increases to this level, a current of approximately 200 $\mu A$ flows out of the RC terminal. Figure 4. Operating waveforms during chopping Figure 5. Current path during chopping; dotted red line indicates path of current: (left) during chopping on-time ( $I_{ON}$ ), and (right) during chopping off-time ( $I_{OFF}$ ) Blanking time is calculated as: $$t_{\rm BRK} \approx C_{\rm t} / (200 \times 10^{-6})$$ (6) Even if the sense voltage, $V_{\text{SENSE}}$ , becomes higher than the reference voltage, V<sub>REF</sub>, during the blanking time interval, the power control circuit does not operate and the device output always remains in the On state. Because of this, if the C<sub>t</sub> value is too large when the output current value must be set small, the output current may not fall to the set value. In addition, if the C<sub>t</sub> value is too small, it causes malfunction due to ringing noise. **Chopping On-Time** Chopping on-time is determined by: V<sub>CC</sub>1, the motor output time constant, and the chopping off-time. Note: In addition, during the motor actual operation, chopping on-time changes because the inductance of the coils changes due to crossing magnetic flux lines. #### **Calculation of Power Dissipation of Power MOSFETs** The SI-7510 connects to the power MOSFETs of the output stage and drives the motor. In this section, a method of calculating an estimate of the power dissipation of the power MOSFETs is shown. This calculation method uses an approximation formula, and factors such as parameter changes during actual operation are not considered in this example. Therefore, please confirm the thermal characteristics of the power MOSFETs in actual operation to determine the final design. Parameters for Power Dissipation Calculation The following parameters are required to calculate power dissipation of the A OL Recolution power MOSFETs: - Average current ripple, I<sub>OM</sub> - Excitation mode - Chopping time during current control, t<sub>ON</sub> and t<sub>OFF</sub> - Power MOSFET on-resistance, R<sub>DS(ON)</sub> - Power MOSFET body diode forward voltage, V<sub>SD</sub> The maximum specifications of the power MOSFETs should be used for $R_{DS(ON)}$ and $V_{SD.}$ In addition, $t_{ON}$ and $t_{OFF}$ must be confirmed in actual operation. Sample Power Dissipation Calculation (Estimation) The method shown below calculates a power dissipation case for each phase, in each excitation mode. The example MOSFET array uses the SLA5073 for phases A, B, and C, and the SLA5074 for phases D and E. The dissipation of each case is given in table 1 for 4-phase excitation (full step) and in table 2 for 4-5-phase excitation (half step). The symbols listing in the tables refer to the following formulas: - $$\begin{split} \bullet & \operatorname{H1} = \operatorname{I}_{O}^{2} \times \operatorname{R}_{\mathrm{DS(ON)}}\left(W\right) \\ \bullet & \operatorname{H2} = \operatorname{I}_{\mathrm{OM}}^{2} \times \operatorname{R}_{\mathrm{DS(ON)}}\left(W\right) \\ \bullet & \operatorname{L1} = \operatorname{I}_{O}^{2} \times \operatorname{R}_{\mathrm{DS(ON)}} \times \operatorname{t}_{\mathrm{ON}} / \left(\operatorname{t}_{\mathrm{ON}} + \operatorname{t}_{\mathrm{OFF}}\right) \end{split}$$ - $+ \; I_{O} \times V_{SD} \times t_{OFF} \, / \, \left(t_{ON} + t_{OFF}\right) \left(W\right)$ - $L2 = I_{OM}^2 \times R_{DS(ON)} \times t_{ON} / (t_{ON} + t_{OFF})$ $+ I_{OM} \times V_{SD} \times t_{OFF} / (t_{ON} + t_{OFF}) (W)$ where $I_O = I_{OM} \times 2$ , $I_O = V_{REF} / R_S$ , and $t_{ON}$ : $t_{OFF} = 1$ : 5 (estimated). Table 1. 4-Phase Excitation (Full Step) | | | | | | | • • • • | | | . , | | | | | | | | | | | | | | | | | | | | | | |---------|----|--------|----|----|----|---------|----|----|---------------|---|----|---------------|----|----|---------------|----|---|----|----|----|---|----|----|---|----|----|---------------|----|----|----| | | | | | | | | | | | | | | | | St | ер | | | | | | | | | | | | | | | | MOSFET | Re | eset ( | 0) | | 1 | | | 2 | | | 3 | | | 4 | | | 5 | | | 6 | | | 7 | | | 8 | | | 9 | | | SLA5073 | Α | В | О | Α | В | О | Α | В | С | Α | В | С | Α | В | С | Α | В | С | А | В | С | Α | В | С | Α | В | С | А | В | С | | SLASU/3 | H1 | - | L2 | H2 | H2 | - | - | H1 | - | - | H2 | H2 | L2 | - | H1 | L1 | - | H2 | L2 | L2 | - | - | L1 | - | - | L2 | L2 | H2 | - | L1 | | SLA5074 | D | Е | | D | Е | | D | Е | | D | Е | | D | Е | $\overline{}$ | D | E | | D | Е | | D | Е | | D | E | $\overline{}$ | D | Е | | | SLA5074 | L2 | _ | | L1 | - | | L2 | L2 | $\overline{}$ | - | L1 | $\overline{}$ | _ | L2 | | H2 | _ | | H1 | _ | | H2 | H2 | X | )= | H1 | | _ | H2 | | Dissipation in Hold State: If the optional Hold state is used, calculate the dissipation at that step as follows (this example uses step 0, Reset): - Dissipation of SLA5073: H1 + L2 (W) - Dissipation of SLA5074: L2 (W) Dissipation in Rotation: Dissipation during normal operation is calculated as an average dissipation, as follows: - Dissipation of SLA5073: (H1 × 3 + H2 × 6 + L1 × 3 + L2 × 6) / 10 (W) - Dissipation of SLA5074: (H1 × 2 + H2 × 4 + L1 × 2 + L2 × 4) / 10 (W) Table 2. 4-5-Phase Excitation (Half Step) | Table 2 | | • | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | (. | | | ۳, | | | | | | | | | | | | | | | | | | | | | |---------|----|--------|-----|----|-----------------------------------------|---|----|----|---|----|----|---|----|----|----|----|----|---|---|----|----|---|----|----|----|----|----|----|----|----| | | | | | | | | | | | | | | | | St | ер | | | | | | | | | | | | | | | | MOSFET | Re | eset ( | (0) | | 1 | | | 2 | | | 3 | | | 4 | | | 5 | | | 6 | | | 7 | | | 8 | | | 9 | | | SLA5073 | Α | В | С | Α | В | О | Α | В | С | Α | В | C | Α | В | С | Α | В | С | Α | В | С | Α | В | С | Α | В | С | Α | В | С | | SLASU/3 | H1 | - | L2 | H1 | - | - | H2 | H2 | - | _ | H1 | - | _ | H1 | - | _ | H1 | - | _ | H2 | H2 | - | - | H1 | L2 | - | H1 | L1 | - | H1 | | SLA5074 | D | Е | | D | Ε | | D | Е | X | D | E | | D | Е | | D | Ε | | D | Е | | D | Е | | D | Е | | D | Е | | | SLA3074 | L2 | - | | L1 | _ | | L1 | - | | L1 | _ | | L2 | L2 | | _ | L1 | | _ | L1 | | - | L1 | | _ | L2 | | _ | - | | | | | 10 | | | 11 | | | 12 | | | 13 | | | 14 | | | 15 | | | 16 | | | 17 | | | 18 | | | 19 | | | SLA5073 | Α | В | С | Α | В | O | A | В | С | Α | В | С | Α | В | С | Α | В | С | Α | В | С | Α | В | С | Α | В | С | Α | В | С | | SLASU/3 | L1 | - | H2 | L1 | -< | 1 | L2 | L2 | - | - | L1 | - | - | L1 | - | - | L1 | - | _ | L2 | L2 | _ | - | L1 | H2 | - | L1 | H1 | - | L1 | | SLA5074 | D | Е | | D | E | X | D | Е | | D | Е | | D | Е | | D | Е | | D | Е | | D | Е | | D | Е | | D | Е | | | 3LA3074 | H2 | _ | | H1 | 7 | | H1 | _ | | H1 | _ | | H2 | H2 | | _ | H1 | | _ | H1 | | _ | H1 | | - | H2 | | - | _ | | Dissipation in Hold State: If the optional Hold state is used, calculate the dissipation at that step as follows (this example uses step 0, Reset): - Dissipation of SLA5073: H1 + L2 (W) - Dissipation of SLA5074: L2 (W) Dissipation in Rotation: Dissipation during normal operation is calculated as an average dissipation, as follows: - Dissipation of SLA5073: (H1 × 9 + H2 × 6 + L1 × 9 + L2 × 6) / 20 (W) - Dissipation of SLA5074: (H1 $\times$ 6 + H2 $\times$ 4 + L1 $\times$ 6 + L2 $\times$ 4) / 20 (W) The allowable power dissipation of each MOS array is shown in the follow table: | External<br>Heatsink<br>Connection | MOSFET | Allowable Power<br>Dissipation<br>(W) | MOSFET Thermal<br>Resistance, R <sub>θj-a</sub><br>(°C/W) | |------------------------------------|---------|---------------------------------------|-----------------------------------------------------------| | Nama | SLA5073 | 5 | 25 | | None | SLA5074 | 4.8 | 26 | | Infinito | SLA5073 | 30 | 4.17 | | Infinite | SLA5074 | 25 | 5 | To choose a heatsink, refer to the calculated dissipation, the allowable power dissipation, and figure 6. When deciding on a heatsink for the SLA5073 or SLA5074, please confirm the temperature of the product in actual operation. The above calculated values include errors because they are approximate values. Please choose a heatsink which keeps the aluminum exposed thermal pad on the back side of the SLA5073 or SLA5074 at a temperature of 100 degrees Celsius or less under worst-case conditions. Please refer to the product specifications for the details of SLA5073 and SLA5074. #### **Precautions for Use** **Noise** If a noise is superimposed on $V_{\rm CC}2$ or a logic input, the internal sequencer may react to the noise and a invalid sequence step may occur. Please be careful of noise generation. **Power Supply Sequence** When turning off the SI-7510, it is recommended to first turn-off $V_{CC}1$ . If $V_{CC}2$ is turned off first, the output stage of the SI-7510 becomes high impedance before charges accumulated on the MOSFET gates are eliminated completely. During self-discharge of charges on the MOSFET gates, the MOSFET is turned on. Please be careful of the overcurrent which occurs during this time. Figure 6. MOSFET power dissipation versus temperature, without heatsink Sanken reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Therefore, the user is cautioned to verify that the information in this publication is current before placing any order. When using the products described herein, the applicability and suitability of such products for the intended purpose shall be reviewed at the users responsibility. Although Sanken undertakes to enhance the quality and reliability of its products, the occurrence of failure and defect of semiconductor products at a certain rate is inevitable. Users of Sanken products are requested to take, at their own risk, preventative measures including safety design of the equipment or systems against any possible injury, death, fires or damages to society due to device failure or malfunction. Sanken products listed in this publication are designed and intended for use as components in general-purpose electronic equipment or apparatus (home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Their use in any application requiring radiation hardness assurance (e.g., aerospace equipment) is not supported. When considering the use of Sanken products in applications where higher reliability is required (transportation equipment and its control systems or equipment, fire- or burglar-alarm systems, various safety devices, etc.), contact a company sales representative to discuss and obtain written confirmation of your specifications. The use of Sanken products without the written consent of Sanken in applications where extremely high reliability is required (aerospace equipment, nuclear power-control stations, life-support systems, etc.) is strictly prohibited. The information included herein is believed to be accurate and reliable. Application and operation examples described in this publication are given for reference only and Sanken assumes no responsibility for any infringement of industrial property rights, intellectual property rights, or any other rights of Sanken or any third party that may result from its use. The contents in this document must not be transcribed or copied without Sanken's written consent.