

# Low dropout linear voltage regulator with integrated current monitor





#### **Features**

- Integrated current monitor
- Overvoltage, overtemperature, and overcurrent detection
- Adjustable output voltage
- · Output current up to 300 mA
- Adjustable output current limitation
- Stable with ceramic output capacitor of 1 μF
- Wide input voltage range up to 40 V
- · Reverse-polarity protection
- Short-circuit protected
- Overtemperature shutdown
- Automotive temperature range  $-40^{\circ}\text{C} \le T_i \le 150^{\circ}\text{C}$
- Green Product (RoHS- and WEEE-compliant)

## **Potential applications**

- Automotive sensor, camera, and peripheral supply
- Active antenna supply
- Automotive applications that are permanently connected to the battery

#### **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100.

## **Description**

The TLF4277-2LD is the ideal companion IC to supply active antennas for car infotainment and telematics applications. The adjustable current limitation, adjustable output voltage, and the diagnostic features make the TLF4277-2LD capable of supplying the majority of standard active antennas, such as GPS, GNSS, FM/AM, DAB, XM, and SIRIUS.

The TLF4277-2LD is a monolithic integrated low dropout voltage regulator capable of supplying loads up to 300 mA. For an input voltage up to 40 V, the TLF4277-2LD provides an adjustable output voltage in a range from 5 V up to 12 V. The integrated current monitor function is a unique feature that provides diagnosis and system-protection functionality. Fault conditions such as overtemperature and output overvoltage are

1



## Low dropout linear voltage regulator with integrated current monitor



monitored and indicated at the current-sense output. The maximum output current-limit of the device is adjustable to provide additional protection to the connected load.

Via the enable function, the IC can be disabled to lower the power consumption.

| Туре        | Package    | Marking |
|-------------|------------|---------|
| TLF4277-2LD | PG-TSON-10 | 4277-2  |

## Low dropout linear voltage regulator with integrated current monitor



# **Table of contents**

|                                                                | Features                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                | Potential applications                                                                                                                                                                                                                                                                                                                   |
|                                                                | Product validation                                                                                                                                                                                                                                                                                                                       |
|                                                                | Description                                                                                                                                                                                                                                                                                                                              |
|                                                                | Table of contents                                                                                                                                                                                                                                                                                                                        |
| 1                                                              | Block diagram                                                                                                                                                                                                                                                                                                                            |
| <b>2</b><br>2.1<br>2.2                                         | Pin configuration       !         Pin assignment       !         Pin definitions and functions       !                                                                                                                                                                                                                                   |
| <b>3</b><br>3.1<br>3.2<br>3.3                                  | General product characteristics6Absolute maximum ratings6Functional range7Thermal resistance8                                                                                                                                                                                                                                            |
| 4.1<br>4.2<br>4.3<br>4.4                                       | Voltage regulator9Description of the voltage regulator9Electrical characteristics of the voltage regulator10Application information for setting the variable output voltage12Typical performance characteristics voltage regulator12                                                                                                     |
| <b>5</b><br>5.1<br>5.2                                         | Current consumption       13         Electrical characteristics of the current consumption       13         Typical performance graphs current consumption       14                                                                                                                                                                      |
| 6.1<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.2<br>6.3 | Current and protection monitor functions19Description current and protections monitor19Linear current monitor10Adjustable output-current limitation17Overvoltage detection17Thermal shutdown detection17Status output signal17Electrical characteristics current monitor function18Typical performance graphs current monitor function19 |
| <b>7</b><br>7.1<br>7.2                                         | Enable function20Description of the enable function20Electrical characteristics enable function20                                                                                                                                                                                                                                        |
| 8<br>8.1<br>8.2<br>8.2.1<br>8.2.2<br>8.3<br>8.4<br>8.5         | Application information2Application diagram2Selection of external components2Input pin2Output pin2Thermal considerations2Reverse polarity protection2Further application information2                                                                                                                                                    |
| 9                                                              | Package information                                                                                                                                                                                                                                                                                                                      |
| 10                                                             | Revision history 26                                                                                                                                                                                                                                                                                                                      |



**Block diagram** 

#### **Block diagram** 1



Block and simplified application diagram TLF4277-2LD Figure 1



Pin configuration

#### Pin configuration 2

#### Pin assignment 2.1



Figure 2 Pin configuration (top view)

#### Pin definitions and functions 2.2

| Pin     | Symbol | Function                                                                              |
|---------|--------|---------------------------------------------------------------------------------------|
| 1       | I      | IC supply                                                                             |
|         |        | Place a capacitor from I to GND close to the IC for compensating line influences      |
| 3       | EN     | Enable                                                                                |
|         |        | High signal enables the regulator                                                     |
|         |        | Low signal disables the regulator                                                     |
|         |        | Connect to I if the enable function is not needed                                     |
| 5       | CSO    | Current sense out                                                                     |
|         |        | Current monitor and status output                                                     |
| 6       | ST     | Status output                                                                         |
|         |        | Digital output signal with open-collector output                                      |
|         |        | A low signal indicates fault conditions at the regulator's output                     |
| 7       | GND    | Ground                                                                                |
| 8       | ADJ    | Voltage adjust                                                                        |
|         |        | Connect an external voltage divider to configure the output voltage                   |
| 10      | Q      | Regulator output                                                                      |
|         |        | Connect a capacitor between Q and GND close to the IC pins, respecting the            |
|         |        | values given for its capacitance $C_{\mathbb{Q}}$ and ESR in the table <b>Table 2</b> |
|         | PAD    | Heat sink                                                                             |
|         |        | Connect to PCB heat sink area and GND                                                 |
| 2, 4, 9 | n.c.   | Not connected                                                                         |
|         |        | Internally not connected; connect to PCB GND                                          |

#### Low dropout linear voltage regulator with integrated current monitor



**General product characteristics** 

## 3 General product characteristics

### 3.1 Absolute maximum ratings

### Table 1 Absolute maximum ratings<sup>1)</sup>

 $T_j$  = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                               | Symbol                   |      | Value | s    | Unit | Note or<br>Test Condition            | Number       |
|---------------------------------------------------------|--------------------------|------|-------|------|------|--------------------------------------|--------------|
|                                                         |                          | Min. | Тур.  | Max. |      |                                      |              |
| Voltage ratings                                         | *                        |      |       |      | *    |                                      | <del>-</del> |
| IC supply I                                             | V <sub>I</sub>           | -16  | _     | 45   | V    | _                                    | P_4.1.1      |
| Enable input EN                                         | $V_{EN}$                 | -16  | _     | 45   | V    | _                                    | P_4.1.2      |
| Voltage-adjust input ADJ                                | $V_{ADJ}$                | -0.3 | _     | 16   | V    | _                                    | P_4.1.3      |
| Regulator output Q                                      | $V_{Q}$                  | -0.3 | _     | 45   | V    | $V_Q < V_I + 5 V$                    | P_4.1.4      |
| Current-monitor out CSO                                 | $V_{\rm cso}$            | -0.3 | _     | 5    | V    | _                                    | P_4.1.5      |
| Status output                                           | $V_{\rm ST}$             | -0.3 | _     | 45   | ٧    | <sup>2)</sup> See also <b>Status</b> | P_4.1.6      |
|                                                         |                          |      |       |      |      | output signal                        |              |
| Temperatures                                            |                          | ·    | •     | •    | ·    | •                                    | ·            |
| Junction temperature                                    | T <sub>j</sub>           | -40  | _     | 150  | °C   | _                                    | P_4.1.7      |
| Storage temperature                                     | $T_{\rm stg}$            | -55  | _     | 150  | °C   | -                                    | P_4.1.8      |
| ESD susceptibility                                      |                          | •    |       |      |      |                                      |              |
| ESD susceptibility to GND                               | V <sub>ESD</sub>         | -2   | _     | 2    | kV   | <sup>3)</sup> HBM                    | P_4.1.9      |
| ESD susceptibility to GND                               | $V_{\rm ESD}$            | -500 | _     | 500  | ٧    | <sup>4)</sup> CDM                    | P_4.1.10     |
| ESD susceptibility pin 1, 5, 6, 10 (corner pins) to GND | V <sub>ESD1,5,6,10</sub> | -750 | -     | 750  | V    | <sup>4)</sup> CDM                    | P_4.1.11     |

- 1) Not subject to production test, specified by design.
- 2) Special care must be taken to control (for example, by optical inspection) the proper handling of ST pin with an external resistor and not connecting directly to a higher voltage level, which allows an uncontrolled current flowing into the pin.
- 3) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 k $\Omega$ , 100 pF).
- 4) ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101.

#### **Notes**

- 1. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.
- 2. Stresses above the ones listed her may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Low dropout linear voltage regulator with integrated current monitor



#### **General product characteristics**

#### **Functional range** 3.2

**Functional range** Table 2

| Parameter                      | Symbol           |                  | Value | S    | Unit | Note or        | Number  |
|--------------------------------|------------------|------------------|-------|------|------|----------------|---------|
|                                |                  | Min.             | Тур.  | Max. |      | Test Condition |         |
| Input voltage                  | V <sub>I</sub>   | $V_{Q} + V_{dr}$ | -     | 40   | V    | _              | P_4.2.1 |
| Output voltage range           | $V_{\rm Q}$      | 5                | -     | 12   | V    | _              | P_4.2.2 |
| Current sense output resistor  | R <sub>CSO</sub> | 850              | -     | 25.5 | kΩ   | -              | P_4.2.3 |
| Current sense output capacitor | C <sub>cso</sub> | 1                | -     | 4.7  | μF   | 1)             | P_4.2.4 |
| Junction temperature           | T <sub>j</sub>   | -40              | -     | 150  | °C   | -              | P_4.2.5 |
| Output capacitor requirements  | $C_{Q}$          | 1                | -     | -    | μF   | 1)2)           | P_4.2.6 |
| Output capacitor requirements  | $ESR(C_Q)$       | _                | -     | 10   | Ω    | 1)3)           | P_4.2.7 |

<sup>1)</sup> Not subject to production test, specified by design.

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

<sup>2)</sup> The minimum output capacitance requirement is applicable for a worst-case capacitance tolerance of 30%.

<sup>3)</sup> Relevant ESR value at f = 10 kHz.

#### Low dropout linear voltage regulator with integrated current monitor



#### **General product characteristics**

#### 3.3 Thermal resistance

Table 3 Thermal resistance<sup>1)</sup>

| Parameter           | Symbol            |      | Value | S    | Unit | Note or                                                 | Number  |
|---------------------|-------------------|------|-------|------|------|---------------------------------------------------------|---------|
|                     |                   | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                   |         |
| Junction to case    | $R_{thJC}$        | _    | 9     | -    | K/W  | Measured to the exposed pad                             | P_4.3.1 |
| Junction to ambient | $R_{thJA}$        | -    | 165   | -    | K/W  | <sup>2)</sup> Footprint only                            | P_4.3.2 |
| Junction to ambient | $R_{thJA}$        | -    | 67    | -    | K/W  | <sup>2)</sup> 300 mm <sup>2</sup> PCB<br>heat sink area | P_4.3.3 |
| Junction to ambient | $R_{thJA}$        | _    | 56    | -    | K/W  | <sup>2)</sup> 600 mm <sup>2</sup> PCB<br>heat sink area | P_4.3.4 |
| Junction to ambient | R <sub>thJA</sub> | _    | 55    | -    | K/W  | <sup>3)</sup> 2s2p PCB                                  | P_4.3.5 |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> The specified  $R_{thJA}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board. The product (chip and package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 × 70  $\mu$ m Cu).

<sup>3)</sup> The specified  $R_{thJA}$  value is according to JEDEC JESD51-2,-5,-7 at natural convection on FR4 2s2p board. The product (chip and package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 2 inner copper layers (2 × 70  $\mu$ m Cu, 2 × 35  $\mu$ m Cu). Where applicable, a thermal via array under the exposed pad contacted the first inner copper layer.

### Low dropout linear voltage regulator with integrated current monitor



Voltage regulator

## 4 Voltage regulator

## 4.1 Description of the voltage regulator

The output voltage  $V_Q$  is controlled by comparing the feedback voltage ( $V_{ADJ}$ ) to an internal reference voltage and driving a PNP pass transistor accordingly. The control loop stability depends on the output capacitor  $C_Q$ , the output capacitor ESR, the load current, and the chip temperature. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in **Table 2** have to be maintained. For stability details, refer to the typical performance graph **Output capacitor series resistivity ESR**( $C_Q$ ) **versus output current I\_Q.** In addition, the output capacitor may need to be sized larger to buffer load transients.

An input capacitor  $C_1$  is not needed for the control-loop stability, but recommended to buffer line influences. Connect the capacitors close to the IC terminals. In general, a buffered supply voltage is recommended for the device. For details, see **Chapter 8.1**.

Protection circuitry prevents the IC as well as the application from destruction in case of catastrophic events. The integrated safeguards consist of output current limitation, reverse polarity protection as well as thermal shutdown in case of overtemperature.

In order to avoid excessive power dissipation that could never be handled by the pass element and the package, an integrated safe operation monitor lowers the maximum output current for input voltages above  $V_{BAT} = 22 \text{ V}$ .

The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (for example, output continuously short-circuited) by switching off the power stage. After the chip has cooled down, the regulator restarts. This leads to a cycling behavior of the output voltage until the fault is removed. However, junction temperatures above 150°C are outside the maximum ratings and therefore significantly reduce the IC lifetime.

The TLF4277-2LD allows a negative supply voltage. However, several small currents are flowing into the IC increasing its junction temperature. This reverse current has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity condition.



Figure 3 Block diagram of the voltage regulator circuit

### Low dropout linear voltage regulator with integrated current monitor



**Voltage regulator** 

# 4.2 Electrical characteristics of the voltage regulator

#### Table 4 Electrical characteristics of the voltage regulator

 $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to ground, direction of currents as shown in **Figure 7** (unless otherwise specified)

| Parameter                                     | Symbol                  |      | Value | s    | Unit | Note or<br>Test Condition                                                                                                                    | Number   |
|-----------------------------------------------|-------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                               |                         | Min. | Тур.  | Max. |      |                                                                                                                                              |          |
| Reference voltage                             | $V_{REF,int}$           | -    | 1.19  | -    | V    | 1)                                                                                                                                           | P_5.2.1  |
| Output voltage tolerance                      | $V_{\mathrm{Q}}$        | -2   | -     | 2    | %    | 2) 1 mA $\leq I_{Q} \leq 300$ mA;<br>9 V $\leq V_{BAT} \leq 16$ V<br>5 V $\leq V_{Q} \leq 12$ V with<br>$V_{BAT} > V_{Q+2V}$                 | P_5.2.2  |
| Output voltage tolerance                      | $V_{Q}$                 | -2   | -     | 2    | %    | $^{2)}$ 1 mA $\leq I_{Q} \leq$ 150 mA;<br>6 V $\leq V_{BAT} \leq$ 16 V<br>5 V $\leq V_{Q} \leq$ 12 V with<br>$V_{BAT} > V_{Q+1V}$            | P_5.2.3  |
| Output voltage tolerance                      | $V_{Q}$                 | -2   | -     | 2    | %    | $^{2/3)}$ 1 mA $\leq I_Q \leq$ 100 mA;<br>16 V $\leq V_{BAT} \leq$ 32 V<br>5 V $\leq V_Q \leq$ 12 V                                          | P_5.2.4  |
| Output voltage tolerance                      | $V_{Q}$                 | -2   | _     | 2    | %    | $^{2)3)}$ 1 mA $\leq I_Q \leq$ 10 mA;<br>32 V $\leq V_{BAT} \leq$ 40 V<br>5 V $\leq V_Q \leq$ 12 V                                           | P_5.2.5  |
| Load regulation steady-state                  | $\Delta V_{\rm Q,load}$ | - 30 | - 5   | -    | mV   | $I_{\rm Q} = 1 \text{ mA to } 250 \text{ mA};$<br>$V_{\rm BAT} = 6 \text{ V}; V_{\rm Q} = 5 \text{ V}$                                       | P_5.2.7  |
| Line regulation steady-state                  | $\Delta V_{\rm Q,line}$ | _    | 5     | 20   | mV   | $V_{\text{BAT}} = 6 \text{ V to } 32 \text{ V};$<br>$I_{\text{Q}} = 5 \text{ mA}; V_{\text{Q}} = 5 \text{ V}$                                | P_5.2.8  |
| Power supply ripple rejection <sup>1)</sup>   | PSRR                    | 60   | 65    | -    | dB   | $f_{\text{ripple}} = 100 \text{ Hz};$<br>$V_{\text{ripple}} = 1 \text{ Vpp}; V_{\text{Q}} = 5 \text{ V};$<br>$I_{\text{Q}} < 100 \text{ mA}$ | P_5.2.9  |
| Dropout voltage $V_{dr} = V_{I} - V_{Q}$      | $V_{ m dr}$             | _    | 100   | 250  | mV   | $I_{\rm Q} = 100  \rm mA$<br>$I_{\rm Q} = 5  \rm V$                                                                                          | P_5.2.10 |
| Dropout voltage $V_{dr} = V_{l} - V_{Q}$      | $V_{ m dr}$             | -    | 200   | 500  | mV   | $I_{Q} = 200 \text{ mA}$<br>$V_{Q} = 5 \text{ V}$                                                                                            | P_5.2.11 |
| Output current limitation                     | $I_{Q,max}$             | 301  | -     | 700  | mA   | $0 \text{ V} \le V_{\text{Q}} \le 0.95 \times V_{\text{Q,nom}}$                                                                              | P_5.2.13 |
| Reverse current                               | I <sub>Q</sub>          | -2   | -1    | -    | mA   | $V_{\rm BAT} = 0 \text{ V}; V_{\rm Q} = 5 \text{ V}$                                                                                         | P_5.2.14 |
| Reverse current at negative input voltage     | I <sub>BAT</sub>        | -10  | -6    | -    | mA   | $V_{\rm BAT} = -16 \text{ V}; V_{\rm Q} = 0 \text{ V}$                                                                                       | P_5.2.15 |
| Overtemperature shutdown threshold            | $T_{\rm j,sd}$          | 151  | -     | 200  | °C   | <sup>1)</sup> T <sub>j</sub> increasing                                                                                                      | P_5.2.16 |
| Overtemperature shutdown threshold hysteresis | $T_{\rm j,hy}$          | _    | 15    | -    | K    | $^{1)}$ $T_{\rm j}$ decreasing                                                                                                               | P_5.2.17 |

<sup>1)</sup> Parameter not subject to production test; specified by design.

<sup>2)</sup> Referring to the device tolerance only, the tolerance of the resistor divider can cause additional deviation.

<sup>3)</sup> See typical performance graph for details.

<sup>4)</sup> Measured when the output voltage  $V_0$  has dropped 100 mV from its nominal value.

#### Low dropout linear voltage regulator with integrated current monitor



**Voltage regulator** 

#### 4.3 Application information for setting the variable output voltage

The output voltage of the TLF4277-2LD can be adjusted between 5 V and 12 V by an external output voltage divider, closing the control loop to the voltage adjust pin ADJ.

The voltage at pin ADJ is compared to the internal reference of typical 1.19 V in an error amplifier. It controls the output voltage.



Figure 4 Application detail external components at output for variable voltage regulator

The output voltage is calculated according to **Equation (4.1)**:

$$V_{\rm O} = (R_1 + R_2)/R_2 \times V_{\rm REF,int}, \text{ neglecting } I_{\rm ADJ}$$
(4.1)

 $V_{\rm REF,int}$  is typically 1.19 V.

To avoid errors caused by leakage current  $I_{ADJ}$ , we recommend to choose the resistor value for  $R_2 < 27 \text{ k}\Omega$ .

The accuracy of the resistors for the external voltage divider can lead to a higher tolerance of the output voltage. To achieve a reasonable accuracy, resistors with a tolerance of 1% or lower are recommended for the feedback divider.



**Voltage regulator** 

## 4.4 Typical performance characteristics voltage regulator

# Reference voltage $V_{\text{REF,int}}$ versus junction temperature $T_{\text{i}}$



# Dropout voltage $V_{dr}$ versus junction temperature $T_i$



# Output capacitor series resistivity $ESR(C_Q)$ versus output current $I_Q$



### Power supply ripple rejection PSRR



## Low dropout linear voltage regulator with integrated current monitor



**Current consumption** 

#### **Current consumption** 5

#### **Electrical characteristics of the current consumption 5.1**

#### **Electrical characteristics of the current consumption** Table 5

 $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to ground; direction of currents as shown in **Figure 7** (unless otherwise specified)

| Parameter           | Symbol               | Values |     |     | Unit | Note or Test Condition                                                                                       | Number  |
|---------------------|----------------------|--------|-----|-----|------|--------------------------------------------------------------------------------------------------------------|---------|
|                     | Min. Typ. Max.       |        |     |     |      |                                                                                                              |         |
| Current consumption | I <sub>q,on</sub>    | -      | 150 | 200 | μΑ   | $I_Q \le 200  \mu\text{A}; T_j \le 25^{\circ}\text{C};$<br>$V_{EN} = 5 \text{ V}; I_q = I_1 - I_Q - I_{CSO}$ | P_6.1.1 |
| Current consumption | I <sub>q,on</sub>    | _      | -   | 250 | μΑ   | $I_Q \le 200  \mu\text{A}; T_j \le 85^{\circ}\text{C};$<br>$V_{EN} = 5 \text{ V}; I_q = I_1 - I_Q - I_{CSO}$ | P_6.1.2 |
| Current consumption | I <sub>q,on</sub>    | -      | 1.2 | 2.6 | mA   | $I_Q = 50 \text{ mA}; V_{EN} = 5 \text{ V};$<br>$I_Q = I_1 - I_Q - I_{CSO}$                                  | P_6.1.3 |
| Current consumption | I <sub>q,on</sub>    | -      | 5.5 | 11  | mA   | $I_Q = 200 \text{ mA}; V_{EN} = 5 \text{ V};$<br>$I_Q = I_1 - I_Q - I_{CSO}$                                 | P_6.1.4 |
| Current consumption | $I_{\rm q,off}$      | -      | -   | 3   | μΑ   | $T_{\rm j} \le 25$ °C; $V_{\rm EN} = 0$ V<br>$I_{\rm q} = I_{\rm l} - I_{\rm Q}$                             | P_6.1.5 |
| Current consumption | $I_{\rm q,off}$      | -      | -   | 5   | μΑ   | $T_{\rm j} \le 85^{\circ}\text{C}; V_{\rm EN} = 0 \text{ V}$<br>$I_{\rm q} = I_{\rm l} - I_{\rm Q}$          | P_6.1.6 |
| Current consumption | $I_{\mathrm{q,off}}$ | -      | -   | 15  | μΑ   | $T_{\rm j} \le 85^{\circ}\text{C}; V_{\rm EN} = 0.8 \text{ V}$<br>$I_{\rm q} = I_{\rm l} - I_{\rm Q}$        | P_6.1.7 |



**Current consumption** 

# 5.2 Typical performance graphs current consumption

# Current consumption $I_{q,off}$ versus junction temperature $T_j$



Current consumption  $I_{q,on}$  versus output current  $I_{Q}$ 



# Current consumption $I_{q,on}$ versus junction temperature $T_j$





**Current and protection monitor functions** 

## 6 Current and protection monitor functions

#### 6.1 Description current and protections monitor

The TLF4277-2LD provides a set of advanced monitor functionality. The current flowing out of the power stage can be monitored at the CSO output. In addition the current limitation can be adjusted via external resistor. Events of the implemented protection functions are reported through dedicated voltage levels at the CSO output. This information can be processed by an external  $\mu C$  for system analysis and failure identification. The monitored events are overcurrent, overvoltage, and temperature shutdown. In addition, all three fault conditions are routed also to the digital output pin ST.



Figure 5 Block diagram of the current and protection monitor

To reduce possible effects from the supply voltage  $V_{\rm BAT}$ , additional filtering of the supply voltage is recommended. A 100-nF capacitor should be placed as close a possible to the IC terminal, which is connected to  $V_{\rm BAT}$ .

**Figure 6** shows the output level at the CSO pin versus the operation or fault condition. The graph is valid for the following setup of external components:

 $C_{\rm CSO}$  = 2.2  $\mu \rm F$ 

 $R_{\rm CSO} = 1.5 \, \rm k\Omega$ 

Note:

In case of high input voltage ( $V_l > 20 \text{ V}$ ), high junction temperature ( $T_j > 151^{\circ}\text{C}$ ), and CSO pin directly connected to GND without resistor, the return to normal operation from the "thermal shutdown mode" cannot be ensured.

## Low dropout linear voltage regulator with integrated current monitor



#### **Current and protection monitor functions**



Figure 6 Output levels and functionality of the CSO output

Note: The graph is just an example and only valid for a certain configuration of the external components.

#### **6.1.1** Linear current monitor

Inside the linear current monitor area, the current driven out of the CSO pin is direct proportional to the output current ( $I_0$ ).

The level of the current  $I_{CSO}$  can be calculated according to **Equation (6.1)**:

(6.1)

$$I_{CSO} = \frac{I_Q}{F_{IQ/ICSO}}$$

#### Low dropout linear voltage regulator with integrated current monitor



**Current and protection monitor functions** 

#### 6.1.2 Adjustable output-current limitation

The TLF4277-2LD has an adjustable current limitation for the current flowing out of the power stage. If the level of the output current exceeds the defined current-limit threshold ( $I_{Q,lim}$ ), the output current of the TLF4277-2LD will be limited.

Setting of the adjustable current limitation:

(6.2)

$$I_{\text{Q,lim}} = \frac{2.55 V \times F_{\text{IQ/ICSO}}}{R_{\text{CSO}}}$$

A voltage level as defined in **CSO voltage level current limitation** will be applied at the CSO pin. In addition, the ST pin will be set low.

Note:

During power-up of the device, the regulator works in output current limitation. Regardless if the output current is limited by the protection function according to **Output current limitation**, or by the adjustable output current limitation according to **Adjustable current-limit range**. If an adjustable current limit is set, the status output pin ST is set to low as long as the adjustable current limitation is active during power-up sequence.

Example: To achieve a current limitation of e.g. 170 mA, the following configuration can be used:

$$I_{Q,lim} = \frac{2.55V \times 100}{1.5k\Omega} = 170mA$$

 $F_{IQ/ICSO} = 100$ 

 $R_{\rm CSO} = 1.5 \, \rm k\Omega$ 

## **6.1.3** Overvoltage detection

To detect a possible short circuit of the output to a higher supply rail the TLF4277-2LD has an overvoltage detection implemented. An overvoltage will be detected, if the voltage level at the ADJ pin is 20% higher than the internal reference voltage  $V_{\text{REF.int}}$  defined in **Reference voltage**.

In case of overvoltage the CSO pin will set to a voltage level as defined in **CSO voltage level overvoltage detected**. In addition the ST pin will be set low.

#### 6.1.4 Thermal shutdown detection

If the junction temperature will exceed the limits defined in the **Overtemperature shutdown threshold**, the TLF4277-2LD will disable the output voltage. In this case, a voltage level as defined in **CSO voltage level overtemperature detected** will be applied at the CSO pin. In addition, the ST pin will be set low.

#### 6.1.5 Status output signal

The status condition pin ST is an open collector output. An external pull-up resistor has to be applied for functionality and to limit the current into the pin (for example, connect via a resistor to Q). Connecting the ST pin directly to a supply voltage may damage the device.

If one or more of the monitored protection functions (overcurrent, overvoltage, and temperature shutdown) is activated, the digital status output pin ST is set to "low".

## Low dropout linear voltage regulator with integrated current monitor



**Current and protection monitor functions** 

#### **6.2** Electrical characteristics current monitor function

#### Table 6 Electrical characteristics current monitor function

 $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to ground, direction of currents as shown in **Figure 7** (unless otherwise specified)

| Parameter                                          | Symbol                   |      | Value    | s    | Unit | Note or Test Condition                                                                                                                                                                                                     | Number   |
|----------------------------------------------------|--------------------------|------|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                    |                          | Min. | Тур.     | Max. |      |                                                                                                                                                                                                                            |          |
| Linear current monitor                             |                          |      |          |      |      |                                                                                                                                                                                                                            |          |
| Current-monitor factor<br>Factor = $I_Q / I_{CSO}$ | F <sub>IQ/ICSO</sub>     | 95   | 100      | 105  | -    | $I_{Q} = 10 \text{ mA} - 150 \text{ mA}$<br>$I_{J} = -40^{\circ} \text{ to } 125^{\circ}\text{C}$<br>$I_{J} = 9 \text{ V to } 16 \text{ V}$<br>$I_{Q} = 5 \text{ V to } 12 \text{ V}$<br>$I_{J} = 0 \text{ V}$             | P_7.1.1  |
| Current-monitor factor<br>Factor = $I_Q / I_{CSO}$ | $F_{IQ/ICSO}$            | 90   | 100      | 110  | -    | $^{1)}$ 1 mA $\leq I_Q \leq$ 300 mA $V_Q = 5 \text{ V}$                                                                                                                                                                    | P_7.1.5  |
| CSO current at no-load condition                   | I <sub>CSO,off</sub>     | _    | _        | 550  | nA   | No load connected at Q<br>$R_2 = 27 \text{ k}\Omega = 5 \text{ V}$                                                                                                                                                         | P_7.1.6  |
| Adjustable current limitation                      |                          |      |          |      |      |                                                                                                                                                                                                                            |          |
| Adjustable current-limit range                     | $I_{\mathrm{Q,lim}}$     | 10   | -        | 300  | mA   | <sup>1)</sup> 850 Ω < $R_{CSO}$ < 25.5 kΩ<br>$V_{Q}$ < 0.95 × $V_{Q,nom}$                                                                                                                                                  | P_7.1.7  |
| Adjustable current-limit tolerance                 | $I_{\mathrm{Q,lim}}$     | -10  | _        | 10   | %    | $I_{\rm j}^{(1)} = 10 \text{ mA} \le I_{\rm Q,lim} \le 300 \text{ mA}$<br>$I_{\rm j}^{(2)} = -40^{\circ} \text{ to } 125^{\circ}\text{C}$<br>$I_{\rm Q,nom}^{(2)} > I_{\rm Q,nom}^{(2)} > I_{\rm Q}^{(2)} > 3.0 \text{ V}$ | P_7.1.8  |
| Adjustable current-limit tolerance                 | $I_{\mathrm{Q,lim}}$     | -10  | _        | 25   | %    | $I_{\rm j}^{(1)} = 10 \text{ mA} \le I_{\rm Q,lim} \le 300 \text{ mA}$<br>$I_{\rm j}^{(2)} = -40^{\circ} \text{ to } 125^{\circ}\text{C}$<br>$I_{\rm j}^{(2)} = 0.95 \times I_{\rm Q,nom} > I_{\rm Q} > 0 \text{ V}$       | P_7.1.15 |
| CSO voltage level current limitation               | V <sub>CSO,cur_lim</sub> | 2.45 | 2.55     | 2.65 | V    | $V_{\rm Q}$ < 0,95 × $V_{\rm Q,nom}$                                                                                                                                                                                       | P_7.1.9  |
| Output level overvoltage dete                      | cted                     |      |          |      |      |                                                                                                                                                                                                                            |          |
| CSO voltage level overvoltage detected             | V <sub>cso,ov</sub>      | 3.0  | 3.1      | 3.2  | V    | $V_{\rm ADJ} > 1.2 \times V_{\rm REF,nom}$                                                                                                                                                                                 | P_7.1.10 |
| Output level overtemperature                       | e detected               |      |          |      |      |                                                                                                                                                                                                                            |          |
| CSO voltage level overtemperature detected         | $V_{\rm CSO,TSD}$        | 2.65 | 2.8      | 2.95 | V    | <sup>2)</sup> 151°C < T <sub>j</sub> < 180°C                                                                                                                                                                               | P_7.1.12 |
| Status output signal                               |                          | 1    | <u> </u> | 1    | I    |                                                                                                                                                                                                                            | 1        |
| Status-output digital signal low voltage           | $V_{\rm ST,low}$         | -    | 0.2      | 0.4  | V    | I <sub>ST</sub> ≤ 1.8 mA                                                                                                                                                                                                   | P_7.1.13 |
| Status-output digital signal sink current          | I <sub>ST</sub>          | -    | -        | 1.8  | mA   | -                                                                                                                                                                                                                          | P_7.1.14 |
| 4\ 5 ( :                                           |                          |      |          | · .  | •    |                                                                                                                                                                                                                            | ·        |

<sup>1)</sup> Referring to the device tolerance only, the tolerance of the external components can cause additional deviation.

<sup>2)</sup> Specified by design; not subject to production test.

## Low dropout linear voltage regulator with integrated current monitor



**Current and protection monitor functions** 

## 6.3 Typical performance graphs current monitor function

# Current monitor factor $F_{IQ/ICSO}$ versus output current $I_Q$



# External current limitation $I_{\rm Q,lim}$ versus junction temperature $T_{\rm j}$



#### Low dropout linear voltage regulator with integrated current monitor



#### **Enable function**

#### 7 Enable function

#### 7.1 Description of the enable function

The TLF4277-2LD can be turned on or turned off via the EN input. With voltage levels higher than  $V_{\rm EN,high}$  applied to the EN input, the device will be completely turned on. A voltage level lower than  $V_{\rm EN,low}$  sets the device to low-quiescent-current mode. In this condition the device is turned off and is not functional. The EN input has a built-in hysteresis to avoid toggling between ON/OFF state, if signals with slow slope are applied to the input. It has an internal pull-down resistor.

#### 7.2 Electrical characteristics enable function

#### **Table 7** Electrical characteristics enable function

 $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = -40°C to +150°C, all voltages with respect to ground, direction of currents as shown in **Figure 7** (unless otherwise specified)

| Parameter                          | Symbol               |      | Value | s    | Unit | <b>Note or Test Condition</b>                                                                                                                                                       | Number  |
|------------------------------------|----------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                    |                      | Min. | Тур.  | Max. |      |                                                                                                                                                                                     |         |
| Enable<br>low signal valid         | $V_{\rm EN,low}$     | -    | -     | 0.8  | V    | -                                                                                                                                                                                   | P_8.2.1 |
| Enable<br>high signal valid        | $V_{\rm EN,high}$    | 2    | -     | -    | V    | See also startup time P_8.2.7                                                                                                                                                       | P_8.2.2 |
| Enable threshold hysteresis        | $V_{\rm EN,hyst}$    | 50   | -     | -    | mV   | -                                                                                                                                                                                   | P_8.2.3 |
| Enable input current               | I <sub>EN,high</sub> | -    | -     | 5    | μΑ   | V <sub>EN</sub> = 5 V                                                                                                                                                               | P_8.2.4 |
| Enable input current               | I <sub>EN,high</sub> | -    | -     | 20   | μΑ   | V <sub>EN</sub> < 18 V                                                                                                                                                              | P_8.2.5 |
| Enable internal pull-down resistor | R <sub>EN</sub>      | 0.94 | 1.5   | 2.5  | МΩ   | V <sub>EN</sub> < 5 V                                                                                                                                                               | P_8.2.6 |
| Startup time                       | t <sub>EN</sub>      | -    | 180   | -    | μs   | $C_{\rm Q}$ = 1 $\mu$ F; $V_{\rm Q,nom}$ = 5 V;<br>$I_{\rm Q,load}$ = 150 mA;<br>time from $V_{\rm EN}$ > 2 V<br>to $V_{\rm Q}$ = 90% of $V_{\rm Q,nom}$<br>(0 V to 5 V transition) | P_8.2.7 |

#### Low dropout linear voltage regulator with integrated current monitor



**Application information** 

## **8** Application information

Note:

The following information is given as a hint for the implementation of the device only and should not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

### 8.1 Application diagram



Figure 7 Application diagram

Note:

This is a very simplified example of an application circuit. The function must be verified in the real application.

#### Low dropout linear voltage regulator with integrated current monitor



**Application information** 

#### 8.2 Selection of external components

#### 8.2.1 Input pin

The typical input circuitry for a linear voltage regulator is shown in **Figure 7**.

A ceramic capacitor at the input, in the range of 100 nF to 470 nF, is recommended to filter out the high frequency disturbances imposed by the line, for example, ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB.

An aluminum electrolytic capacitor in the range of  $10\,\mu\text{F}$  to  $470\,\mu\text{F}$  is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor should be placed close to the input pin of the linear voltage regulator on the PCB.

An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and protect the device against any damage due to overvoltage above 45 V.

The external components at the input are not mandatory for the operation of the voltage regulator, but they are recommended in order to protect the voltage regulator against external disturbances and damages.

#### 8.2.2 Output pin

An output capacitor is mandatory for the stability of linear voltage regulators.

The requirement to the output capacitor is given in **Table 2**. The graph **Output capacitor series resistivity ESR(C\_0) versus output current I\_0** shows the stable operation range of the device.

TLF4277-2LD is designed to be stable with extremely low-ESR capacitors. According to the automotive requirements, ceramic capacitors with X5R or X7R dielectrics are recommended.

The output capacitor should be placed as close as possible to the regulator's output and GND pins, and on the same side of the PCB as the regulator itself.

In case of rapid transients of input voltage or load current, the capacitance should be dimensioned in accordance and verified in the real application that the output stability requirements are fulfilled.

#### Low dropout linear voltage regulator with integrated current monitor



#### **Application information**

#### Thermal considerations 8.3

Knowing the input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated:

$$P_{\rm D} = (V_{\rm I} - V_{\rm O}) \times I_{\rm O} + V_{\rm I} \times I_{\rm G} \tag{8.1}$$

with

- P<sub>D</sub>: continuous power dissipation
- V₁: input voltage
- V<sub>o</sub>: output voltage
- I<sub>o</sub>: output current
- *I*<sub>a</sub>: quiescent current

The maximum acceptable thermal resistance  $R_{th,IA}$  can then be calculated:

$$R_{\text{th,JA,max}} = (T_{\text{i,max}} - T_{\text{a}})/P_{\text{D}}$$
(8.2)

with

- $T_{i,max}$ : maximum allowed junction temperature
- $T_a$ : ambient temperature

Based on the above calculation, the proper PCB type and the necessary heat sink area can be determined with reference to the thermal specification in Table 3.

#### **Example**

Application conditions:

$$V_{I}$$
 = 13.5 V  
 $V_{Q}$  = 5 V  
 $I_{Q}$  = 100 mA  
 $T_{a}$  = 85°C

Calculation of  $R_{thJA,max}$ :

$$P_{D} = (V_{I} - V_{Q}) \times I_{Q} + V_{I} \times I_{Q}$$

$$= (13.5 \text{ V} - 5 \text{ V}) \times 100 \text{ mA} + 13.5 \text{ V} \times 5.0 \text{ mA}$$

$$= 0.850 \text{ W} + 0.068 \text{ W}$$

$$= 0.918 \text{ W}$$

$$R_{thJA,max} = (T_{j,max} - T_{a}) / P_{D}$$

$$= (150^{\circ}\text{C} - 85^{\circ}\text{C}) / 0.918 \text{ W} = 70.8 \text{ K/W}$$

As a result, the PCB design must ensure a thermal resistance  $R_{th,IA}$  lower than 70.8 K/W. According to **Table 3**, at least 300 mm<sup>2</sup> heatsink area is needed on the FR4 1s0p PCB, or the FR4 2s2p board can be used.

#### Low dropout linear voltage regulator with integrated current monitor



**Application information** 

#### 8.4 Reverse polarity protection

TLF4277-2LD is self protected against reverse polarity faults and allows negative supply voltage. External reverse polarity diode is not needed. However, the absolute maximum ratings of the device as specified in **Table 1** must be kept.

The reverse voltage causes several small currents to flow into the IC hence increasing its junction temperature. As the thermal shutdown circuitry does not work in the reverse polarity condition, designers have to consider this in their thermal design.

## 8.5 Further application information

For further information you may contact https://www.infineon.com.



**Package information** 

## 9 Package information



Figure 8 PG-TSON-10<sup>1)</sup>

#### **Green Product (RoHS-compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a Green Product. Green Products are RoHS-compliant (Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

#### **Further information on packages**

https://www.infineon.com/packages

## Low dropout linear voltage regulator with integrated current monitor



**Revision history** 

#### **Revision history** 10

| Revision | Date       | Changes           |
|----------|------------|-------------------|
| 1.02     | 2023-12-07 | Editorial changes |
| 1.01     | 2016-09-01 | Editorial changes |
| 1.0      | 2016-06-24 | Initial version   |

#### Trademarks

Edition 2023-12-07 Published by Infineon Technologies AG 81726 Munich, Germany

© 2023 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference Z8F56234241

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.