### PRODUCT DESCRIPTION The LMV721 (single), LMV722 (dual) and LMV724 (quad) are low noise, low voltage, and micro power operational amplifiers. With an excellent bandwidth of 10MHz, a slew rate of 9V/µs, and a quiescent current of 1000µA per amplifier at 5V, the LMV72x family can be designed into a widerange of applications. The LMV72x op-amps are designed to provide optimal performance in low voltage and low noise systems. The input common-mode voltage range includes ground, and the maximum input offset voltage are 3.5 mV. These parts provide rail-to-rail output swing into heavy loads. The LMV72x family is specified for single or dual power supplies of +2.5V to +5.5V. All models are specified over the extended industrial temperature range of -40 $^{\circ}$ C to+125. $^{\circ}$ C The LMV721 is available in 5-lead SOT-353 and SOT-23 packages. The LMV722 is available in 8-lead MSOP, and SOP packages. The LMV724 is available in 14-lead SOP packages. ### **FEATURES** - General Purpose 10 MHz Amplifiers, Low Cost High - Slew Rate: 9 V/µs - Low Offset Voltage:3.5 mV Maximum - Low Power:1000 µA per Amplifier Supply Current Unit - Gain Stable - Rail-to-Rail Input and Output - Operating Power Supply: +2.5 V to +5.5 V Operating - Temperature Range: -40℃ to +125℃ - Low Noise: 20 nV/ √Hz10kHz #### **APPLICATIONS** - Photodiode Amplification - Sensor Interfaces - Audio Outputs - Active Filters - Driving A/D Converters - Portable Equipment & Battery-Powered Instrumentation ### PIN CONFIGURATION SOT-353/SOT-23-5L MSOP-8 SOP-8 Figure 1. Pin Assignment Diagram #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage, +V <sub>S</sub> to -V <sub>S</sub> 7V | | |--------------------------------------------------------|--| | Input Common Mode Voltage Range | | | (-V <sub>S</sub> ) - 0.5V to (+V <sub>S</sub> ) + 0.5V | | | Storage Temperature Range65°C to +150°C | | | Junction Temperature+160°C | | | Lead Temperature (Soldering 10sec)+260°C | | | ESD Susceptibility | | | HBM4000V | | | CDM1000V | | #### RECOMMENDED OPERATING CONDITIONS Operating Temperature Range .....-40°C to +125°C **Note:** Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **Electrical Characteristics** $V_S = 5.0V$ , $T_A = +25^{\circ}C$ , $V_{CM} = V_S/2$ , $V_O = V_S/2$ , and $R_L = 10k\Omega$ connected to $V_S/2$ , unless otherwise noted. Boldface limits apply over the specified temperature range, $T_A = -40$ to +125 °C. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | |-----------------|---------------------------------|------------------------------------------------------------|--------------------|----------------------|----------------------|-------|--| | INPUT CH | ARACTERISTICS | | 1 | ı | | ' | | | | | | -3.5 | ±0.8 | +3.5 | mV | | | $V_{\text{os}}$ | Input offset voltage | B Version | -0.9 | ±0.4 | +0.9 | mV | | | | | C Version | -0.35 | ±0.1 | +0.35 | mV | | | VosTC | Offset voltage drift | | | 3 | | μV/°C | | | | Input bias current | | | 1 | | | | | l <sub>Β</sub> | Over temperature | 80 | | 800 | | - pA | | | los | Input offset current | | | 1 | | рА | | | V <sub>CM</sub> | Common-mode voltage range | | V <sub>S</sub> 0.1 | | V <sub>S+</sub> +0.1 | V | | | | Common-mode rejection ratio | V = 0.05\/ to 2.5\/ | 70 | 84 | | | | | CMRR | Over temperature | $V_{CM} = 0.05V \text{ to } 3.5V$ | | 80 | | dB | | | | | $V_{CM} = V_{S-} - 0.1 \text{ to } V_{S+} + 0.1 \text{ V}$ | 60 | 76 | | | | | | Open-loop voltage gain | | 90 | 102 | | | | | | Over temperature | $R_L = 10k\Omega$ , $V_O = 0.1$ to 4.9 V | | 90 | | - | | | $A_{VOL}$ | | 5 0000 1/ 001 /01/ | 80 | 89 | | - | | | | Over temperature | $R_L = 600\Omega$ , $V_O = 0.2$ to 4.8 V | | 80 | | | | | R <sub>IN</sub> | Input resistance | | | 100 | | GΩ | | | | Innut conscitones | Input capacitance Differential 2 | | 2.0 | | nE | | | $C_{IN}$ | при сараспансе | Common mode | | 3.5 | | — pF | | | оитрит с | CHARACTERISTICS | | | | | | | | | | $R_L = 600\Omega$ | | V <sub>S+</sub> -100 | | | | | V <sub>OH</sub> | High output voltage swing | $R_L = 10k\Omega$ | | V <sub>S+</sub> -8 | | mV | | | ., | | R <sub>L</sub> = 600Ω | | 100 | | | | | $V_{OL}$ | Low output voltage swing | R <sub>L</sub> = 10kΩ | | 8 | | mV | | | 7 | Closed-loop<br>output impedance | f = 200kHz, G = +1 | | 0.8 | | Ω | | | $Z_{OUT}$ | Open-loop output impedance | f = 1MHz, I <sub>O</sub> = 0 | | 3 | | 3 22 | | | ı | | Source current through 10Ω 40 | | 40 | | | | | I <sub>SC</sub> | Short-circuit current | Sink current through 10Ω | | 40 | | mA | | ## **Electrical Characteristics** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | |-----------------------------|-----------------------------------|-----------------------------------------|------|------|------|-------------------|--| | DYNAMIC | PERFORMANCE | | | | | | | | GBW | Gain bandwidth product | f = 1kHz | | 10 | | MHz | | | Фм | Phase margin | C <sub>L</sub> = 100pF | | 60 | | 0 | | | SR | Slew rate | $G = +1, C_L = 100pF, V_O = 1.5V$ | | 9 | | V/µs | | | BW <sub>P</sub> | Full power bandwidth | to 3.5V<br><1% distortion | | 400 | | kHz | | | | O a Hillian a Kina a | To 0.1%, G = +1, 2V step | | 0.25 | | | | | t <sub>S</sub> | Settling time | To 0.01%, G = +1, 2V step | | 0.28 | | μs | | | t <sub>OR</sub> | Overload recovery time | V <sub>IN</sub> * Gain > V <sub>S</sub> | | 0.5 | | μs | | | NOISE PE | RFORMANCE | | 1 | 1 | 1 | | | | Vn | Input voltage noise | f = 0.1 to 10 Hz | | 12 | | μV <sub>P-P</sub> | | | en | Input voltage noise density | f = 10kHz | | 20 | | nV/√Hz | | | Input current noise density | | f = 10kHz | | 5 | | fA/√Hz | | | POWER S | UPPLY | | l | | | | | | Vs | Operating supply voltage | | 2.5 | | 5.5 | V | | | PSRR | Power supply rejection ratio | V <sub>S</sub> = 2.7V to | 70 | 95 | | – dB | | | TORK | Over temperature | $5.5V, V_{CM} < V_{S+} + 0.5V$ | | 80 | | | | | ΙQ | Quiescent current (per amplifier) | | | 1000 | 1300 | μA | | | iQ | Over temperature | | | 1200 | 1600 | μ, τ | | | THERMAL | CHARACTERISTICS | | | | | | | | T <sub>A</sub> | Operating temperature range | | -40 | | +125 | °C | | | | | SOT-353 | | 333 | | | | | | | SOT-23-5L | | 190 | | | | | | Package thermal resistance | MSOP-8 | | 216 | | | | | 0 | | SOP-8 | | 125 | | 0000 | | | $\theta_{JA}$ | | SOP-14 | | 115 | | °C/W | | ### **Typical Performance characteristics** At $T_A$ = +25°C, $V_{CM}$ = $V_S/2$ , and $R_L$ = 10k $\Omega$ connected to $V_S/2$ , unless otherwise noted. Fig. 2 Input Offset Voltage Production Temperature Fig. 4 Power Supply and Common-mode Rejection Ratio as a Function of Frequency Fig. 6 Channel Separation as a function of Frequency Fig. 3 Input Bias Current as a Function of Fig. 5 Open-loop Gain and Phase as a function of Frequency Fig. 7 Maximum Output Voltage as a function of Frequency ## **Typical Performance characteristics** $(T_A = +25$ °C, $V_{CM} = V_S/2$ , and $R_L = 10 k\Omega$ connected to $V_S/2$ , unless otherwise noted.) Fig. 8 Large-Signal Step Response at 2.7V Fig. 10 Large-Signal Step Response at 5V Fig. 9 Small-Signal Step Response at 2.7V Fig. 11 Small-Signal Step Response at 5V ## **Application Note** ## 1. Low Input Bias Current The LMV72X family is a CMOS op-amp family and features very low input bias current in pA range. The low input bias current allows the amplifiers to be used in applications with high resistance sources. Care must be taken to minimize PCB Surface Leakage. See below section on "PCB Surface Leakage" for more details. ## 2. PCB Surface Leakage In applications where low input bias current is critical, Printed Circuit Board (PCB) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is $10^{12}\Omega$ . A 5V difference would cause 5pA of current to flow, which is greater than the LMV72Xs input bias current at +25°C ( $\pm$ 1pA, typical). It is recommended to use multi-layer PCB layout and route the op-amp's –IN and +IN signal under the PCB surface. The effective way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 12 for Inverting Gain application. - 1. For Non-Inverting Gain and Unity-Gain Buffer: - a) Connect the non-inverting pin (+IN) to the input with a wire that does not touch the PCB surface. - b) Connect the guard ring to the inverting input pin (-IN). This biases the guard ring to the Common Mode input voltage. - 2. For Inverting Gain and Trans-impedance Gain Amplifiers (convert current to voltage, such as photo detectors): - a) Connect the guard ring to the non-inverting input pin (+IN). This biases the guard ring to the same reference voltage as the op-amp (e.g., V<sub>S</sub>/2 or ground). - b) Connect the inverting pin (-IN) to the input with a wire that does not touch the PCB surface. Fig. 12 Use a Guard Ring around Sensitive Pins # 3. Ground Sensing And Rail To Rail The input common-mode voltage range of the LMV72X series extends 300mV beyond the supply rails. This is achieved with a complementary input stage—a N-channel input differential pair in parallel with a P-channel differential pair. For normal operation, inputs should be limited to this range. The absolute maximum input voltage is 500mV beyond the supplies. Inputs greater than the input common-mode range but less than the maximum input voltage, while not valid, will not cause any damage to the op-amp. Unlike some other op-amps, if input current is limited, the inputs may go beyond the supplies without phase inversion, as shown in Figure 13. Since the input common-mode range extends from $(V_{S-} - 0.1V)$ to $(V_{S+} + 0.1V)$ , the LMV72X op-amps can easily perform 'true ground' sensing. Fig. 13 No Phase Inversion with Inputs Greater Than the Power-Supply Voltage A topology of class AB output stage with common-source transistors is used to achieverail-to-rail output. For light resistive loads (e.g. $100k\Omega$ ), the output voltage can typically swing to within 5mV from the supply rails. With moderate resistive loads (e.g. $10k\Omega$ ), the output can typically swing to within 10mV from the supply rails and maintain high open-loop gain. The maximum output current is a function of total supply voltage. As the supply voltage to the amplifier increases, the output current capability also increases. Attention must be paid to keep the junction temperature of the IC below 150°C when the output is in continuous short-circuit. The output of the amplifier has reverse-biased ESD diodes connected to each supply. The output should not be forced more than 0.5V beyond either supply, otherwise current will flow through these diodes. # 4. Capacitive Load And Stability The LMV72X can directly drive 1nF in unity-gain without oscillation. The unity-gain follower (buffer) is the most sensitive configuration to capacitive loading. Direct capacitive loading reduces the phase margin of amplifiers and this results in ringing or even oscillation. Applications that require greater capacitive drive capability should use an isolation resistor between the output and the capacitive load like the circuit in Figure 14. The isolation resistor $R_{\rm ISO}$ and the load capacitor $C_L$ form a zero to increase stability. The bigger the $R_{\rm ISO}$ resistor value, the more stable $V_{\rm OUT}$ will be. Note that this method results in a loss of gain accuracy because $R_{\rm ISO}$ forms a voltage divider with the $R_L$ . Fig. 14 Indirectly Driving Heavy Capacitive Load An improvement circuit is shown in Figure 15. It provides DC accuracy as well as AC stability. The RF provides the DC accuracy by connecting the inverting signal with the output. The CF and RISO serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the amplifier's inverting input, thereby preserving phase margin in the overall feedback loop. Fig. 15 Indirectly Driving Heavy Capacitive Load with DC Accuracy For no-buffer configuration, there are two other ways to increase the phase margin: (a) by increasing the amplifier's gain, or (b) by placing a capacitor in parallel with the feedback resistor to counteract the parasitic capacitance associated with inverting node. # 5. Power Supply Layout And Bypass The LMV72X family operates from either a single +2.5V to +5.5V supply or dual $\pm 1.25$ V to $\pm 2.25$ V supplies. For single-supply operation, bypass the power supply V<sub>S</sub> with a ceramic capacitor (i.e. $0.01\mu$ F to $0.1\mu$ F) which should be placed close (within 2mm for good high frequency performance) to the V<sub>S</sub> pin. For dual-supply operation both the V<sub>S+</sub> and the V<sub>S-</sub> supplies should be bypassed to ground with separate $0.1\mu$ F ceramic capacitors. A bulk capacitor (i.e. 2.2 µF or larger tantalum capacitor) within 100mm to provide large, slow currents and better performance. This bulk capacitor can be shared with other analog parts. Good PC board layout techniques optimize performance by decreasing the amount of stray capacitance at the op-amp's inputs and output. To decrease stray capacitance, minimize trace lengths and widths by placing external components as close to the device as possible. Use surface-mount components whenever possible. For the op-amp, soldering the part to the board directly is strongly recommended. Try to keep the high frequency big current loop area small to minimize the EMI (electromagnetic interfacing). ## 6. Grounding A ground plane layer is important for the LMV72X circuit design. The length of the current path speed currents in an inductive ground return will create an unwanted voltage noise. Broad ground plane areas will reduce the parasitic inductance. # 7. Input To Output Coupling To minimize capacitive coupling, the input and output signal traces should not be parallel. This helps reduce unwanted positive feedback. # **Typical Application Circuits** # 1. Differential Amplifier Fig. 16 Differential Amplifier The circuit shown in Figure 16 performs the difference function. If the resistors ratios are equal R4/R3 = R2/R1, then: $V_{OUT} = (V_p - V_n) \times R_2/R_1 + V_{REF}$ # 2. Instrumentation Amplifier Fig. 17 Instrumentation Amplifier The LMV72X family is well suited for conditioning sensor signals in battery-powered applications. Figure 17 shows a two op-amp instrumentation amplifier, using the LMV72X op-amps. The circuit works well for applications requiring rejection of common-mode noise at higher gains. The reference voltage (V<sub>REF</sub>) is supplied by a low-impedance source. In single voltage supply applications, the V<sub>REF</sub> is typically V<sub>S</sub>/2. ### 3. Buffered Chemical Sensors Fig. 18 Buffered pH Probe The LMV72X family has input bias current in the pA range. This is ideal in buffering high impedance chemical sensors, such as pH probes. As an example, the circuit in Figure 7eliminates expansive low-leakage cables that is required to connect a pH probe (generalpurpose combination pH probes, e.g Corning 476540) to metering ICs such as ADC, AFEand/or MCU. An LMV72X op-amp and a lithium battery are housed in the probe assembly. A conventional low-cost coaxial cable can be used to carry the op-amp's output signal tosubsequent ICs for pH reading. # 4. Shunt-Based Current Sensing Amplifier The current sensing amplification shown in Figure 8 has a slew rate of $2\pi f V_{PP}$ for the output of sine wave signal, and has a slew rate of $2f V_{PP}$ for the output of triangular wave signal. In most of motor control systems, the PWM frequency is at 10kHz to 20kHz, and one cycle time is $100\mu s$ for a 10kHz of PWM frequency. In current shunt monitoring for a motor phase, the phase current is converted to a phase voltage signal for ADC sampling. This sampling voltage signal must be settled before entering the ADC. As the Figure 8 shown, the total settling time of a current shunt monitor circuit includes: the rising edge delay time ( $t_{SR}$ ) due to the op-amp's slew rate, and the measurement settling time ( $t_{SET}$ ). If the minimum duty cycle of the PWM is defined at 5%, and the $t_{SR}$ is required at 20% of a total time window for a phase current monitoring, in case of a 3.3V motor control system (3.3V MCU with 12-bit ADC), the op-amp's slew rate should be more than: ## $3.3V / (100\mu s \times 5\% \times 20\%) = 3.3 V/\mu s$ At the same time, the op-amp's bandwidth should be much greater than the PWM frequency, like 10 time at least. Fig. 19 Current Shunt Monitor Circuit # **Package Information** ### MSOP-8 | Symbol | | nsions<br>meters | Dimensions<br>In Inches | | | |--------|-----------|------------------|-------------------------|-------|--| | • | MIN | MAX | MIN | MAX | | | Α | 0.820 | 1.100 | 0.032 | 0.043 | | | A1 | 0.020 | 0.150 | 0.001 | 0.006 | | | A2 | 0.750 | 0.950 | 0.030 | 0.037 | | | b | 0.250 | 0.380 | 0.010 | 0.015 | | | С | 0.090 | 0.230 | 0.004 | 0.009 | | | D | 2.900 | 3.100 | 0.114 | 0.122 | | | E | 2.900 | 3.100 | 0.114 | 0.122 | | | E1 | E1 4.750 | 5.050 | 0.187 | 0.199 | | | e | 0.650 BSC | | 0.026 | BSC | | | L | 0.400 | 0.800 | 0.016 | 0.031 | | | θ | 0° | 6° | 0° | 6° | | ### SOP-8 | Symbol | | nsions<br>meters | Dimensions<br>In Inches | | | |--------|----------|------------------|-------------------------|-------|--| | , | MIN | MAX | MIN | MAX | | | A | 1.350 | 1.750 | 0.053 | 0.069 | | | A1 | 0.100 | 0.250 | 0.004 | 0.010 | | | A2 | 1.350 | 1.550 | 0.053 | 0.061 | | | b | 0.330 | 0.510 | 0.013 | 0.020 | | | С | 0.170 | 0.250 | 0.006 | 0.010 | | | D | 4.700 | 5.100 | 0.185 | 0.200 | | | E | 3.800 | 4.000 | 0.150 | 0.157 | | | E1 | 5.800 | 6.200 | 0.228 | 0.244 | | | e | 1.27 BSC | | 0.050 | BSC | | | L | 0.400 | 1.270 | 0.016 | 0.050 | | | е | 0° | 8° | 0° | 8° | | ### SOT-23-5L | Symbol | | Dimensions<br>In Millimeters | | Dimensions<br>In Inches | | | |--------|-----------|------------------------------|-------|-------------------------|--|--| | -, | MIN | MAX | MIN | MAX | | | | Α | 1.050 | 1.250 | 0.041 | 0.049 | | | | A1 | 0.000 | 0.100 | 0.000 | 0.004 | | | | A2 | 1.050 | 1.150 | 0.041 | 0.045 | | | | b | 0.300 | 0.500 | 0.012 | 0.020 | | | | С | 0.100 | 0.200 | 0.004 | 0.008 | | | | D | 2.820 | 3.020 | 0.111 | 0.119 | | | | E | 1.500 | 1.700 | 0.059 | 0.067 | | | | E1 | 2.650 | 2.950 | 0.104 | 0.116 | | | | e | 0.950 | 0.950 BSC | | BSC | | | | e1 | 1.900 BSC | | 0.075 | BSC | | | | L | 0.300 | 0.600 | 0.012 | 0.024 | | | | θ | 0° | 8° | 0° | 8° | | | ### **SOT-353** | | Dimens | sions | Dimensions | | | |--------|----------|-------------|------------|-------|--| | Symbol | In Milli | meters | In Inches | | | | | Min | Max | Min | Max | | | Α | 0.900 | 0.900 1.100 | | 0.043 | | | A1 | 0.000 | 0.100 | 0.000 | 0.004 | | | A2 | 0.900 | 1.000 | 0.035 | 0.039 | | | b | 0.150 | 0.350 | 0.006 | 0.014 | | | С | 0.080 | 0.150 | 0.003 | 0.006 | | | D | 2.000 | 2.200 | 0.079 | 0.087 | | | E | 1.150 | 1.350 | 0.045 | 0.053 | | | E1 | 2.150 | 2.450 | 0.085 | 0.096 | | | е | 0.650T | ΥP | 0.026TYP | | | | e1 | 1.200 | 1.400 | 0.047 | 0.055 | | | L | 0.525REF | | 0.021R | EF | | | L1 | 0.260 | 0.460 | 0.010 | 0.018 | | | θ | 0° 8° | | 0° | 8° | | #### SOP-14 RECOMMENDED LAND PATTERN (Unit: mm) | Symbol | Dimens | sions In Mill | imeters | Dime | nsions In Ir | nches | |--------|-------------------|---------------|---------|----------|--------------|-------| | Symbol | MIN | MOD | MAX | MIN | MOD | MAX | | Α | 1.35 | | 1.75 | 0.053 | | 0.069 | | A1 | 0.10 | | 0.25 | 0.004 | | 0.010 | | A2 | 1.25 | | 1.65 | 0.049 | | 0.065 | | A3 | 0.55 | | 0.75 | 0.022 | | 0.030 | | b | 0.36 | | 0.49 | 0.014 | | 0.019 | | D | 8.53 | | 8.73 | 0.336 | | 0.344 | | E | 5.80 | | 6.20 | 0.228 | | 0.244 | | E1 | 3.80 | | 4.00 | 0.150 | | 0.157 | | е | | 1.27 BSC | | | 0.050 BSC | | | L | 0.45 | | 0.80 | 0.018 | | 0.032 | | L1 | | 1.04 REF | | | 0.040 REF | | | L2 | 0.25 BSC 0.01 BSC | | | 0.01 BSC | | | | R | 0.07 | | | 0.003 | | | | R1 | 0.07 | | | 0.003 | | | | h | 0.30 | | 0.50 | 0.012 | | 0.020 | | θ | 0° | | 8° | 0° | | 8° | #### **Attention** - Any and all HUA XUAN YANG ELECTRONICS products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your HUA XUAN YANG ELECTRONICS representative nearest you before using any HUA XUAN YANG ELECTRONICS products described or contained herein in such applications. - HUA XUAN YANG ELECTRONICS assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all HUA XUAN YANG ELECTRONICS products described or contained herein. - Specifications of any and all HUA XUAN YANG ELECTRONICS products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - HUA XUAN YANG ELECTRONICS CO.,LTD. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all HUA XUAN YANG ELECTRONICS products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of HUA XUAN YANG ELECTRONICS CO.,LTD. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. HUA XUAN YANG ELECTRONICS believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the HUA XUAN YANG ELECTRONICS product that you intend to use.